

# AN2606 Application note

# STM32™ microcontroller system memory boot mode

#### Introduction

The bootloader is stored in the internal boot ROM memory (system memory) of STM32 devices. It is programmed by ST during production. Its main task is to download the application program to the internal Flash memory through one of the available serial peripherals (USART, CAN, USB, I<sup>2</sup>C, etc.). A communication protocol is defined for each serial interface, with a compatible command set and sequences.

This document applies to the products listed in *Table 1*. They are referred to as STM32 throughout the document.

Table 1. Applicable products

| Туре             | Part number or product series                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Microcontrollers | All STM32F1 (Mainstream) products All STM32F2 (Hi-performance) products STM32F050 (Entry-level) products:  - STM32F050x4, STM32F050x6, STM32F051x4, STM32F051x6 and STM32F051x8 STM32L1 (Ultra Low Power) products:  - STM32L151xx, STM32L152xx and STM32L162xx STM32F3 (Analog & DSP) products:  - STM32F302xx, STM32F303xx, STM32F313xx, STM32F372xx, STM32F373xx, STM32F4 (Hi-Performance & DSP) products:  - STM32F405xx, STM32F407xx, STM32F415xx, STM32F417xx, STM32F427xx, STM32F437xx |

The main features of the bootloader are the following:

- It uses an embedded serial interface to download the code with a predefined communication protocol
- It transfers and updates the Flash memory code, the data, and the vector table sections

This application note presents the general concept of the bootloader. It describes the supported peripherals and hardware requirements to be considered when using the bootloader of STM32 devices listed in *Table 1*. However the specifications of the low-level communication protocol for each supported serial peripheral are documented in separate documents. For specifications of the USART protocol used in the bootloader, refer to AN3155. For the specification of the CAN protocol used in the bootloader, refer to AN3154. For the specification of the DFU (USB device) protocol used in the bootloader, refer to AN3156. For the specification of the I2C protocol used in the bootloader, refer to AN4221.

February 2013 Doc ID 13801 Rev 16 1/138

Contents AN2606

# **Contents**

| 1 | Rela | ited doc           | cuments                                                                                 | 9    |  |  |  |
|---|------|--------------------|-----------------------------------------------------------------------------------------|------|--|--|--|
| 2 | Glos | ssary              |                                                                                         | 9    |  |  |  |
| 3 | Gen  | eral boo           | otloader description                                                                    | . 11 |  |  |  |
|   | 3.1  | Bootlo             | ader activation                                                                         | . 11 |  |  |  |
|   | 3.2  | Exiting            | g System memory boot mode                                                               | . 11 |  |  |  |
|   | 3.3  | Bootlo             | ader identification                                                                     | . 12 |  |  |  |
| 4 | STM  | 32F103             | xx, STM32F101xx, STM32F102xx,<br>xx medium-density and<br>y value line bootloader       | . 14 |  |  |  |
|   | 4.1  | Bootlo             | ader configuration                                                                      | . 14 |  |  |  |
|   | 4.2  | Bootlo             | ader hardware requirements                                                              | . 15 |  |  |  |
|   | 4.3  | Bootlo             | ader selection                                                                          | . 15 |  |  |  |
|   | 4.4  | Bootlo             | ader version                                                                            | . 16 |  |  |  |
| 5 | STM  | 32F105             | xx and STM32F107xx device bootloader                                                    | . 17 |  |  |  |
|   | 5.1  | Bootlo             | ader configuration                                                                      | . 17 |  |  |  |
|   | 5.2  | Bootlo             | ader hardware requirements                                                              | . 19 |  |  |  |
|   | 5.3  | Bootlo             | Bootloader selection                                                                    |      |  |  |  |
|   | 5.4  | Bootloader version |                                                                                         |      |  |  |  |
|   |      | 5.4.1              | How to identify STM32F105xx/107xx bootloader versions                                   | 22   |  |  |  |
|   |      | 5.4.2              | Bootloader unavailability on STM32F105xx/STM32F107xx devices with a date code below 937 | 23   |  |  |  |
|   |      | 5.4.3              | USART bootloader Get-Version command returns 0x20 instead of 0x22                       | 24   |  |  |  |
|   |      | 5.4.4              | PA9 excessive power consumption when USB cable is plugged in bootloader V2.0            | 24   |  |  |  |
| 6 | STM  | 32F101             | xx and STM32F103xx XL-density device bootloader                                         | . 25 |  |  |  |
|   | 6.1  | Dual b             | ank boot feature                                                                        | . 25 |  |  |  |
|   | 6.2  | Bootlo             | ader configuration                                                                      | . 27 |  |  |  |
|   | 6.3  | Bootlo             | ader hardware requirements                                                              | . 28 |  |  |  |

AN2606 Contents

|    | 6.4  | Bootlo | ader selection                                          | 29   |
|----|------|--------|---------------------------------------------------------|------|
|    | 6.5  | Bootlo | ader version                                            | 31   |
| 7  |      |        | xx and STM32L152xx medium-density wer device bootloader | 32   |
|    | 7.1  |        | ader configuration                                      |      |
|    | 7.2  |        | ader hardware requirements                              |      |
|    | 7.3  |        | ader selection                                          |      |
|    | 7.4  |        | ant considerations                                      |      |
|    | 7.5  | -      | ader version                                            |      |
| 8  | STM  | 32L151 | xx, STM32L152xx and STM32L162xx                         |      |
|    |      |        | y ultralow power device bootloader                      | 37   |
|    | 8.1  | Dual b | ank boot feature                                        | 37   |
|    | 8.2  | Bootlo | ader configuration                                      | 39   |
|    | 8.3  |        | ader hardware requirements                              |      |
|    | 8.4  | Bootlo | ader selection                                          | 43   |
|    | 8.5  | Import | ant considerations                                      | 45   |
|    | 8.6  | Bootlo | ader version                                            | 46   |
| 9  | STM  | 32F205 | /215xx and STM32F207/217xx bootloader                   | 47   |
|    | 9.1  | Bootlo | ader V2.x                                               | 47   |
|    |      | 9.1.1  | Bootloader configuration                                | 47   |
|    |      | 9.1.2  | Bootloader hardware requirements                        | 49   |
|    |      | 9.1.3  | Bootloader selection                                    | 49   |
|    |      | 9.1.4  | Important considerations                                | 51   |
|    |      | 9.1.5  | Bootloader V2.x versions                                | 52   |
|    | 9.2  | Bootlo | ader V3.x                                               | 53   |
|    |      | 9.2.1  | Bootloader configuration                                | 53   |
|    |      | 9.2.2  | Bootloader hardware requirements                        | 55   |
|    |      | 9.2.3  | Bootloader selection                                    | 56   |
|    |      | 9.2.4  | Important considerations                                | 59   |
|    |      | 9.2.5  | Bootloader version V3.x                                 | 61   |
| 10 | STM  | 32F405 | /415xx and STM32F407/417xx bootloader                   | . 62 |
|    | 10.1 | Bootlo | ader configuration                                      | 62   |
|    |      |        |                                                         |      |

| STM  | 32F302xx and STM32F303xx device bootloader                                                                                                                                                                                   | 91                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14.5 | Bootloader version                                                                                                                                                                                                           | 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 14.4 | Important considerations                                                                                                                                                                                                     | 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 14.3 | Bootloader selection                                                                                                                                                                                                         | 88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 14.2 | Bootloader hardware requirements                                                                                                                                                                                             | 87                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 14.1 | Bootloader configuration                                                                                                                                                                                                     | 85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| STM  | 32F372xx and STM32F373xx device bootloader                                                                                                                                                                                   | 85                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13.5 | Bootloader version                                                                                                                                                                                                           | 84                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13.4 | Important considerations                                                                                                                                                                                                     | 84                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13.3 | Bootloader selection                                                                                                                                                                                                         | 82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13.2 | Bootloader hardware requirements                                                                                                                                                                                             | 82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13.1 | Bootloader configuration                                                                                                                                                                                                     | 81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| STM  | 32F050x4 and STM32F050x6 device bootloader                                                                                                                                                                                   | 81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12.5 | Bootloader version                                                                                                                                                                                                           | 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12.4 | Important considerations                                                                                                                                                                                                     | 79                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12.3 | Bootloader selection                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12.2 | Bootloader hardware requirements                                                                                                                                                                                             | . 77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12.1 | Bootloader configuration                                                                                                                                                                                                     | 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |                                                                                                                                                                                                                              | . 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11.5 | Bootloader version                                                                                                                                                                                                           | 74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11.4 | ·                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.3 | Bootloader selection                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.2 | Bootloader hardware requirements                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11.1 | Bootloader configuration                                                                                                                                                                                                     | 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| STM  | 32F051x4, STM32F051x6 and STM32F051x8 device bootloader .                                                                                                                                                                    | 71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10.5 | Bootloader version                                                                                                                                                                                                           | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10.4 | Important considerations                                                                                                                                                                                                     | 68                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10.3 | Bootloader selection                                                                                                                                                                                                         | 66                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10.2 | Bootloader hardware requirements                                                                                                                                                                                             | 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      | 10.3<br>10.4<br>10.5<br>STM:<br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>STM:<br>plus<br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br>STM:<br>13.1<br>13.2<br>13.3<br>13.4<br>13.5<br>STM:<br>14.1<br>14.2<br>14.3<br>14.4<br>14.5 | 10.3 Bootloader selection 10.4 Important considerations 10.5 Bootloader version  STM32F051x4, STM32F051x6 and STM32F051x8 device bootloader 11.1 Bootloader configuration 11.2 Bootloader hardware requirements 11.3 Bootloader selection 11.4 Important considerations 11.5 Bootloader version  STM32L151xx and STM32L152xx medium-density plus ultralow power device bootloader 12.1 Bootloader configuration 12.2 Bootloader hardware requirements 12.3 Bootloader selection 12.4 Important considerations 12.5 Bootloader version  STM32F050x4 and STM32F050x6 device bootloader 13.1 Bootloader configuration 13.2 Bootloader hardware requirements 13.3 Bootloader selection 13.4 Important considerations 13.5 Bootloader version  STM32F372xx and STM32F373xx device bootloader 14.1 Bootloader configuration 14.2 Bootloader hardware requirements 14.3 Bootloader selection 14.4 Important considerations |

| AN2606 | Contents |
|--------|----------|
| AN2606 | Contents |

|    | 15.1  | Bootloader configuration                   | 91    |
|----|-------|--------------------------------------------|-------|
|    | 15.2  | Bootloader hardware requirements           | 93    |
|    | 15.3  | Bootloader selection                       | 94    |
|    | 15.4  | Important considerations                   | 96    |
|    | 15.5  | Bootloader version                         | 96    |
| 16 | STM   | 32F383xx device bootloader                 | 97    |
|    | 16.1  | Bootloader configuration                   | 97    |
|    | 16.2  | Bootloader hardware requirements           | 98    |
|    | 16.3  | Bootloader selection                       | 99    |
|    | 16.4  | Important considerations                   | . 101 |
|    | 16.5  | Bootloader version                         | . 101 |
| 17 | STM   | 32F313xx device bootloader                 | . 102 |
|    | 17.1  | Bootloader configuration                   | . 102 |
|    | 17.2  | Bootloader hardware requirements           | . 103 |
|    | 17.3  | Bootloader selection                       | . 104 |
|    | 17.4  | Important considerations                   | . 107 |
|    | 17.5  | Bootloader version                         | . 107 |
| 18 | STM   | 32F427xx and STM32F437xx device bootloader | . 108 |
|    | 18.1  | Bootloader configuration                   | . 108 |
|    | 18.2  | Bootloader hardware requirements           | . 111 |
|    | 18.3  | Bootloader selection                       | . 112 |
|    | 18.4  | Important considerations                   | . 114 |
|    | 18.5  | Bootloader version                         | . 115 |
| 19 | Devi  | ce-dependent bootloader parameters         | . 116 |
| 20 | Boot  | loader timing characteristics              | . 118 |
|    | 20.1  | USART bootloader timing characteristics    | . 118 |
|    | 20.2  | USB bootloader timing characteristics      | . 126 |
|    | 20.3  | I2C bootloader timing characteristics      | . 131 |
| 21 | Revis | sion history                               | . 133 |
|    |       |                                            |       |

List of tables AN2606

# List of tables

| Table 1.  | Applicable products                                                         | 1   |
|-----------|-----------------------------------------------------------------------------|-----|
| Table 2.  | Boot pin configuration                                                      | 11  |
| Table 3.  | Embedded bootloaders                                                        | 12  |
| Table 4.  | STM32F10xxx configuration in System memory boot mode                        | 14  |
| Table 5.  | STM32F10xxx bootloader versions                                             | 16  |
| Table 6.  | STM32F105xx/107xx configuration in System memory boot mode                  | 17  |
| Table 7.  | STM32F105xx and STM32F107xx bootloader versions                             | 22  |
| Table 8.  | Boot pin and BFB2 bit configuration                                         |     |
| Table 9.  | STM32F10xxx XL-density configuration in System memory boot mode             | 27  |
| Table 10. | XL-density bootloader versions                                              |     |
| Table 11. | STM32L15xxx configuration in System memory boot mode                        | 32  |
| Table 12. | STM32L15xxx medium-density bootloader versions                              |     |
| Table 13. | Boot pin and BFB2 bit configuration                                         |     |
| Table 14. | STM32L1xxxx high-density configuration in System memory boot mode           |     |
| Table 15. | STM32L1xxxx high-density bootloader versions                                |     |
| Table 16. | STM32F2xxxx configuration in System memory boot mode                        |     |
| Table 17. | STM32F2xxxx Voltage Range configuration using bootloader V2.x               |     |
| Table 18. | STM32F2xxxx bootloader V2.x versions                                        |     |
| Table 19. | STM32F2xxxx configuration in System memory boot mode                        |     |
| Table 20. | STM32F2xxxx Voltage Range configuration using bootloader V3.x               |     |
| Table 21. | STM32F2xxxx bootloader V3.x versions                                        |     |
| Table 22. | STM32F40xxx/41xxx configuration in System memory boot mode                  |     |
| Table 23. | STM32F40xxx/41xxx Voltage Range configuration using bootloader              |     |
| Table 24. | STM32F40xxx/41xxx bootloader version                                        |     |
| Table 25. | STM32F051xx configuration in System memory boot mode                        |     |
| Table 26. | STM32F051xx bootloader versions                                             | 74  |
| Table 27. | STM32L15xxx medium-density plus configuration in System memory              |     |
|           | boot mode                                                                   | 75  |
| Table 28. | STM32L15xxx medium-density plus bootloader versions                         |     |
| Table 29. | STM32F050xx configuration in System memory boot mode                        |     |
| Table 30. | STM32F050xx bootloader versions                                             |     |
| Table 31. | STM32F37xxx configuration in System memory boot mode                        |     |
| Table 32. | STM32F37xxx bootloader versions                                             |     |
| Table 33. | STM32F30xxx configuration in System memory boot mode                        | 91  |
| Table 34. | STM32F30xxx bootloader versions                                             |     |
| Table 35. | STM32F38xxx configuration in System memory boot mode                        | 97  |
| Table 36. | STM32F38xxx bootloader versions                                             | 101 |
| Table 37. | STM32F31xxx configuration in System memory boot mode                        | 102 |
| Table 38. | STM32F31xxx bootloader versions                                             |     |
| Table 39. | STM32F427xx/437xx configuration in System memory boot mode                  | 108 |
| Table 40. | STM32F427xx/437xx voltage range configuration using the bootloader          | 115 |
| Table 41. | STM32F427xx/437xx bootloader version                                        |     |
| Table 42. | Bootloader device-dependent parameters                                      | 116 |
| Table 43. | USART bootloader timings for low/medium/high-density and value line devices |     |
| Table 44. | USART bootloader timings for XL-density line devices                        | 120 |
| Table 45. | USART bootloader timings for connectivity line devices (PA9 pin low)        |     |
| Table 46. | USART bootloader timings for connectivity line devices (PA9 high)           |     |
| Table 47  | USART bootloader timings for medium-density ultralow power devices          |     |



AN2606 List of tables

| Table 48. | USART bootloader timings for high-density ultralow power devices | 122 |
|-----------|------------------------------------------------------------------|-----|
| Table 49. | USART bootloader timings for STM32F2xxxx devices                 |     |
| Table 50. | USART bootloader timings for STM32F40xxx/41xxx devices           |     |
| Table 51. | USART bootloader timings for STM32F051xx devices                 | 123 |
| Table 52. | USART bootloader timings for medium-density plus devices         |     |
| Table 53. | USART bootloader timings for STM32F050xx devices                 | 124 |
| Table 54. | USART bootloader timings for STM32F37xxx devices                 | 124 |
| Table 55. | USART bootloader timings for STM32F30xxx devices                 |     |
| Table 56. | USART bootloader timings for STM32F38xxx devices                 | 125 |
| Table 57. | USART bootloader timings for STM32F31xxx devices                 | 125 |
| Table 58. | USART bootloader timings for STM32F427xx and STM32F437xx devices | 126 |
| Table 59. | USB minimum timings for connectivity line devices                | 127 |
| Table 60. | USB minimum timings for high-density ultralow power devices      | 128 |
| Table 61. | USB minimum timings for STM32F2xxxx devices                      |     |
| Table 62. | USB minimum timings for STM32F40xxx/41xxx devices                |     |
| Table 63. | USB minimum timings for medium-density plus devices              |     |
| Table 64. | USB minimum timings for STM32F37xxx devices                      |     |
| Table 65. | USB minimum timings for STM32F30xxx devices                      | 129 |
| Table 66. | USB minimum timings for STM32F427xx/437xx devices                |     |
| Table 67. | I2C minimum timings for STM32F38xxx devices                      |     |
| Table 68. | I2C minimum timings for STM32F31xxx devices                      | 132 |
| Table 69  | Document revision history                                        | 133 |

List of figures AN2606

# **List of figures**

| Figure 1.  | Bootloader for STM32F10xxx with USART1                           | 15  |
|------------|------------------------------------------------------------------|-----|
| Figure 2.  | Bootloader selection for STM32F105xx and STM32F107xx devices     | 21  |
| Figure 3.  | Bootloader selection for STM32F10xxx XL-density devices          | 30  |
| Figure 4.  | Bootloader selection for STM32L15xxx medium-density devices      | 34  |
| Figure 5.  | Bootloader selection for STM32L1xxxx high-density devices        | 44  |
| Figure 6.  | Bootloader V2.x selection for STM32F2xxxx devices                | 50  |
| Figure 7.  | Bootloader V3.x selection for STM32F2xxxx devices                | 58  |
| Figure 8.  | Bootloader selection for STM32F40xxx/41xxx devices               | 67  |
| Figure 9.  | Bootloader selection for STM32F051xx devices                     | 73  |
| Figure 10. | Bootloader selection for STM32L15xxx medium-density plus devices | 78  |
| Figure 11. | Bootloader selection for STM32F050xx devices                     | 83  |
| Figure 12. | Bootloader selection for STM32F37xxx devices                     | 89  |
| Figure 13. | Bootloader selection for STM32F30xxx devices                     |     |
| Figure 14. | Bootloader selection for STM32F38xxx devices                     |     |
| Figure 15. | Bootloader selection for STM32F31xxx devices                     | 106 |
| Figure 16. | Bootloader selection for STM32F427xx/437xx devices               | 113 |
| Figure 17. | USART bootloader timing waveforms                                | 119 |
| Figure 18. | USB bootloader timing waveforms                                  | 127 |
| Figure 10  | I2C hootloador timing wayoforms                                  | 121 |

AN2606 Related documents

#### 1 Related documents

For each supported product (listed in *Table 1*), please refer to the following documents available from *http://www.st.com*:

- Datasheet or databrief
- Reference manual and/or flash programming manual

# 2 Glossary

**Low-density devices** are STM32F101xx, STM32F102xx and STM32F103xx microcontrollers where the Flash memory density ranges between 16 and 32 Kbytes.

**Medium-density devices** are STM32F101xx, STM32F102xx and STM32F103xx microcontrollers where the Flash memory density ranges between 64 and 128 Kbytes.

**High-density devices** are STM32F101xx and STM32F103xx microcontrollers where the Flash memory density ranges between 256 and 512 Kbytes.

Connectivity line devices are STM32F105xx and STM32F107xx microcontrollers.

**Low-density value line devices** are STM32F100xx microcontrollers where the Flash memory density ranges between 16 and 32 Kbytes.

**Medium-density value line devices** are STM32F100xx microcontrollers where the Flash memory density ranges between 64 and 128 Kbytes.

**High-density value line devices** are STM32F100xx microcontrollers where the Flash memory density ranges between 256 and 5128 Kbytes.

**XL-density devices** are STM32F101xx and STM32F103xx microcontrollers where the Flash memory density ranges between 768 Kbytes and 1 Mbyte.

**Medium-density ultralow power devices** are STM32L151xx and STM32L152xx microcontrollers where the program memory density ranges between 64 and 128 Kbytes.

**Medium-density plus ultralow power devices** are STM32L151xx and STM32L152xx microcontrollers where the program memory size is 256Kbytes.

**High-density ultralow power devices** are STM32L151xx, STM32L152xx and STM32L162xx microcontrollers where the program memory density size is 384 Kbytes.

**STM32F051xx devices** are STM32F051x4, STM32F051x6 and STM32F051x8 microcontrollers where the Flash memory density ranges between 32 and 64 Kbytes.

**STM32F050xx devices** are STM32F050x4 and STM32F050x6 microcontrollers where the Flash memory density ranges between 16 and 32 Kbytes.

**STM32F2xxxx devices** are STM32F215xx, STM32F205xx, STM32F207xx and SMT32F217xx microcontrollers with a Flash memory density ranging from 128 to 1024 Kbytes.

**STM32F31xxx devices** are STM32F313xx microcontrollers with the Flash memory density ranges between 128 and 256 Kbytes.

Glossary AN2606

**STM32F30xxx devices** are STM32F302xx and STM32F303xx microcontrollers with the Flash memory density ranges between 128 and 256 Kbytes.

**STM32F37xxx devices** are STM32F372xx and STM32F373xx microcontrollers with the Flash memory density ranges between 128 and 256 Kbytes.

**STM32F38xxx devices** are STM32F383xx microcontrollers with the Flash memory density ranges between 128 and 256 Kbytes.

**STM32F40xxx/41xxx devices** are STM32F405xx, STM32F407xx, STM32F415xx and SMT32F417xx microcontrollers with a Flash memory density ranging from 512 to 1024 Kbytes.

**STM32F427xx/437xx devices** are STM32F427xx and STM32F437xx microcontrollers with the Flash memory density ranges between 1024 and 2048 Kbytes.

Note:

BL\_USART\_Loop refers to the USART Bootloader execution loop.

BL\_CAN\_Loop refers to the CAN Bootloader execution loop.

BL\_I2C\_Loop refers to the I2C Bootloader execution loop."

# 3 General bootloader description

#### 3.1 Bootloader activation

The bootloader is automatically activated by configuring the BOOT0 and BOOT1 pins in the specific "System memory" configuration (see *Table 2*) and then by applying a reset.

Depending on the used pin configuration, the Flash memory, system memory or SRAM is selected as the boot space, as shown in *Table 2* below.

In some products, BOOT1 is not an I/O but a bit in the option byte area. This is the case for the STM32F05x and STM32F3xx devices where BOOT1 is configured through nBoot1 bit in the option bytes.

- When nBoot1 bit is set to 1, it corresponds to BOOT1 reset to 0 in Table 2
- When nBoot1 bit is reset to 0, it corresponds to BOOT1 set to 1 n Table 2.

Table 2. Boot pin configuration

| Boot mode selection pins |       | Boot mode         | Aliasing                                        |  |  |
|--------------------------|-------|-------------------|-------------------------------------------------|--|--|
| BOOT1                    | воото | Boot mode         | Anasmg                                          |  |  |
| Х                        | 0     | User Flash memory | User Flash memory is selected as the boot space |  |  |
| 0                        | 1     | System memory     | System memory is selected as the boot space     |  |  |
| 1                        | 1     | Embedded SRAM     | Embedded SRAM is selected as the boot space     |  |  |

*Table 2* shows that the STM32 microcontrollers enter System memory boot mode if the BOOT pins are configured as follows:

- BOOT0 = 1
- BOOT1 = 0

The values on the BOOT pins are latched on the fourth rising edge of SYSCLK after a reset.

Note:

In some products, you may enter to bootloader with (BOOT0 = 0 and BOOT1 = x) when the dual bank boot feature capability is available in STM32 products. Refer to section Dual bank boot feature in product section for more information.

Temperature outside ambient range might cause Bootloader to behave incorrectly due to internal clock (HSI) variation vs. temperature, inducing corruption of serial communication protocol clock.

# 3.2 Exiting System memory boot mode

System memory boot mode must be exited in order to start execution of the application program. This can be done by applying a hardware reset. During reset, the BOOT pins/bits (BOOT0 and BOOT1) must be set at the proper levels to select the desired boot mode (see *Table 2*). Following the reset, the CPU starts code execution from the boot memory located at the bottom of the memory address space starting from 0x0000 0000.

#### 3.3 Bootloader identification

Depending on the STM32 device used, the bootloader may support one or more embedded serial peripherals used to download the code to the internal Flash memory. The bootloader identifier (ID) provides information about the supported serial peripherals.

For a given STM32 device, the bootloader is identified by means of the:

- Bootloader (protocol) version: version of the serial peripheral (USART, CAN, USB, etc.) communication protocol used in the bootloader. This version can be retrieved using the bootloader Get Version command.
- 2. **Bootloader identifier (ID)**: version of the STM32 device bootloader, coded on one byte in the **0xXY** format, where:
  - X specifies the embedded serial peripheral(s) used by the device bootloader:
    - X = 1: only one USART is used
    - X = 2: two USARTs are used
    - X = 3: two USARTs, one CAN and DFU are used
    - X = 4: two USARTs and DFU are used
    - X = 5: two USARTs and I2C are used
  - Y specifies the device bootloader version

Let us take the example of a bootloader ID equal to 0x10. This means that it is the first version of the device bootloader that uses only one USART.

The bootloader ID is programmed in the last byte address - 1 of the device system memory and can be read by using the bootloader "Read memory" command or by direct access to the system memory via JTAG/SWD.

The table below provides identification information about the bootloader embedded in STM32 devices.

Table 3. Embedded bootloaders

| STM32  | Device                    | Supported serial peripherals                                             | В    | Bootloader ID   | Bootloader (protocol) version                           |
|--------|---------------------------|--------------------------------------------------------------------------|------|-----------------|---------------------------------------------------------|
| family |                           |                                                                          | ID   | Memory location |                                                         |
|        | Low-density               | USART1                                                                   | NA   | NA              | USART (V2.2)                                            |
|        | Medium-density            | USART1                                                                   | NA   | NA              | USART (V2.2)                                            |
|        | High-density              | USART1                                                                   | NA   | NA              | USART (V2.2)                                            |
| F1     | Connectivity line         | USART1 / USART2<br>(remapped) / CAN2<br>(remapped) / DFU (USB<br>Device) | NA   | NA              | USART (V2.2 <sup>(1)</sup> )<br>CAN (V2.0)<br>DFU(V2.2) |
|        | Medium-density value line | USART1                                                                   | V1.0 | 0x1FFFF7D6      | USART (V2.2)                                            |
|        | High-density value line   | USART1                                                                   | V1.0 | 0x1FFFF7D6      | USART (V2.2)                                            |
|        | XL-density                | USART1/USART2<br>(remapped)                                              | V2.1 | 0x1FFFF7D6      | USART (V3.0)                                            |

Table 3. Embedded bootloaders (continued)

| STM32  | Device                             | Supported serial peripherals               | E    | Bootloader ID   | Bootloader<br>(protocol) version           |
|--------|------------------------------------|--------------------------------------------|------|-----------------|--------------------------------------------|
| family |                                    |                                            | ID   | Memory location |                                            |
|        | Medium-density ultralow power      | USART1/USART2                              | V2.0 | 0x1FF00FFE      | USART (V3.0)                               |
| L1     | High-density ultralow power        | USART1/USART2/DFU<br>(USB Device FS)       | V4.5 | 0x1FF01FFE      | USART (V3.1)/<br>DFU (V2.2)                |
|        | Medium-density plus ultralow power | USART1/USART2/DFU<br>(USB Device FS)       | V4.0 | 0x1FF01FFE      | USART (V3.1)/<br>DFU (V2.2)                |
|        |                                    | USART1/USART3                              | V2.0 | 0x1FFF77DE      | USART (V3.0)                               |
| F2     | STM32F2xxxx                        | USART1/USART3/CAN2/<br>DFU (USB Device FS) | V3.3 | 0x1FFF77DE      | USART (V3.1)/<br>CAN (V2.0)/<br>DFU (V2.2) |
| F0     | STM32F051xx                        | USART1/USART2                              | V2.1 | 0x1FFFF7A6      | USART (V3.1)                               |
| F0     | STM32F050xx                        | USART1                                     | V1.0 | 0x1FFFF7A6      | USART (V3.1)                               |
| F4     | STM32F40xxx/<br>41xxx              | USART1/USART3/CAN2/<br>DFU (USB Device FS) | V3.1 | 0x1FFF77DE      | USART (V3.1)/<br>CAN (V2.0)/<br>DFU (V2.2) |
| 14     | STM32F427xx/<br>437xx              | USART1/USART3/CAN2<br>/DFU (USB Device FS) | V3.0 | 0x1FFF76DE      | USART (V3.1)/<br>CAN (V2.0)/<br>DFU (V2.2) |
|        | STM32F37xxx                        | USART1/USART2/DFU<br>(USB Device FS)       | V4.1 | 0x1FFFF7A6      | USART (V3.1)/<br>DFU (V2.2)                |
| F0     | STM32F30xxx                        | USART1/USART2/DFU<br>(USB Device FS)       | V4.1 | 0x1FFFF796      | USART (V3.1)/<br>DFU (V2.2)                |
| F3     | STM32F38xxx                        | USART1/USART2/I2C1                         | V5.0 | 0x1FFFF7A6      | USART (V3.1)/<br>I2C (V1.0)                |
|        | STM32F31xxx                        | USART1/USART2/I2C1                         | V5.0 | 0x1FFFF796      | USART (V3.1)/<br>I2C (V1.0)                |

<sup>1.</sup> For connectivity line devices, the USART bootloader returns V2.0 instead of V2.2 for the protocol version. For more details please refer to the "STM32F105xx and STM32F107xx revision Z" errata sheet available from http://www.st.com.

# 4 STM32F100xx, STM32F101xx, STM32F102xx, STM32F103xx medium-density and high-density value line bootloader

Throughout this section, STM32F10xxx is used to refer to low-density, medium-density, high-density STM32F101xx and STM32F103xx devices, to low- and medium-density STM32F102xx devices, to low-, medium-, and high-density STM32F100xx, and to medium and high-density value line devices.

## 4.1 Bootloader configuration

The bootloader embedded in STM32F10xxx devices supports only one interface: the USART1.

The following table shows the required STM32F10xxx hardware resources used by the bootloader in System memory boot mode.

Table 4. STM32F10xxx configuration in System memory boot mode

| Bootloader           | Feature/Peripheral | State               | Comment                                                                                                                                                                                                     |
|----------------------|--------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | Clock source       | HSI enabled         | The system clock is equal to 24 MHz using the PLL.                                                                                                                                                          |
|                      | RAM                | -                   | 512 bytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                             |
|                      | System memory      | -                   | 2 Kbytes starting from address 0x1FFFF000 contain the bootloader firmware.                                                                                                                                  |
| USART1<br>bootloader | IWDG               | -                   | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user). |
|                      | USART1             | Enabled             | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                          |
|                      | USART1_RX pin      | Input               | PA10 pin: USART1 receives.                                                                                                                                                                                  |
|                      | USART1_TX pin      | Output<br>push-pull | PA9 pin: USART1 transmits.                                                                                                                                                                                  |
|                      | SysTick timer      | Enabled             | Used to automatically detect the serial baud rate from the host.                                                                                                                                            |

The system clock is derived from the embedded internal high-speed RC, no external quartz is required for the bootloader code.

After downloading the application binary, if you choose to execute the Go command, the peripheral registers used by the bootloader (shown in the above table) are not initialized to their default reset values before jumping to the user application. They should be reconfigured in the user application if they are used. So, if the IWDG is being used in the application, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

#### 4.2 **Bootloader hardware requirements**

The hardware required to put the STM32 into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32 during System memory boot mode, an RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly linked to the USART1 RX (PA10) and USART1\_TX (PA9) pins.

Note:

USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore user can use these pins for other peripherals or GPIOs.

For more details about hardware recommendations, refer to application note AN2586: "STM32 hardware development: getting started", available from the STMicroelectronics website: http://www.st.com.

#### **Bootloader selection** 4.3



Figure 1. Bootloader for STM32F10xxx with USART1

Once System memory boot mode is entered and the microcontroller has been configured as described above, the bootloader code begins to scan the USART1\_RX line pin, waiting to receive the 0x7F data frame: one start bit, 0x7F data bits, even parity bit and one stop bit.

The duration of this data frame is measured using the Systick timer. The count value of the timer is then used to calculate the corresponding baud rate factor with respect to the current system clock.

Next, the code initializes the serial interface accordingly. Using this calculated baud rate, an acknowledge byte (0x79) is returned to the host, which signals that the STM32F10xxx is ready to receive user commands.

#### 4.4 Bootloader version

Table 5 lists the bootloader versions of the STM32F10xxx devices.

Table 5. STM32F10xxx bootloader versions

| Bootloader version number | Description                                                                                                                                                                                                                                                                                                   |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V2.0                      | Initial bootloader version.                                                                                                                                                                                                                                                                                   |  |
| V2.1                      | <ul> <li>Updated Go Command to initialize the main stack pointer</li> <li>Updated Go command to return NACK when jump address is in the Option byte area or System memory area</li> <li>Updated Get ID command to return the device ID on two bytes</li> <li>Update the bootloader version to V2.1</li> </ul> |  |
| V2.2                      | <ul> <li>Updated Read Memory, Write Memory and Go commands to deny access with a NACK response to the first 0x200 bytes of RAM memory used by the bootloader</li> <li>Updated Readout Unprotect command to initialize the whole RAM content to 0x0 before ROP disable operation</li> </ul>                    |  |

# 5 STM32F105xx and STM32F107xx device bootloader

# 5.1 Bootloader configuration

The bootloader embedded in the STM32F105xx and STM32F107xx devices supports four serial peripherals: USART1, USART2, CAN2, and DFU (USB). This means that four serial peripherals are supported: USART1, USART2, CAN2 and DFU (USB).

The following table shows the hardware resources required by STM32F105xx and STM32F107xx devices used by the bootloader in System memory boot mode.

Table 6. STM32F105xx/107xx configuration in System memory boot mode

| Bootloader    | Feature/Peripheral                                                                                                                         | State            | Comment                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|               | RCC                                                                                                                                        | HSI enabled      | The system clock frequency is 24 MHz using the PLL. This is used only for USART1 and USART2 bootloaders and during CAN2, USB detection for CAN and DFU bootloaders (Once CAN or DFU bootloader is selected, the clock source will be derived from external crystal).                                                                                                     |  |  |
| Common to all |                                                                                                                                            | HSE enabled      | The external clock is mandatory only for DFU and CAN bootloaders and it must provide one of the following frequencies: 8 MHz, 14.7456 MHz or 25 MHz.  For CAN bootloader, the PLL is used only to generate 48 MHz when 14.7456 MHz is used as HSE.  For DFU bootloader, the PLL is used to generate a 48 MHz system clock from all supported external clock frequencies. |  |  |
| bootloaders   |                                                                                                                                            | -                | The clock security system (CSS) interrupt is enabled for the CAN and DFU bootloaders. Any failure (or removal) of the external clock will generate system reset.                                                                                                                                                                                                         |  |  |
|               | IWDG                                                                                                                                       | -                | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                                                                                                                                                              |  |  |
|               | System memory                                                                                                                              | -                | 18 Kbytes starting from address 0x1FFF B000 contain the bootloader firmware.                                                                                                                                                                                                                                                                                             |  |  |
|               | RAM                                                                                                                                        | -                | 4 Kbytes starting from address 0x2000 0000 are used by the bootloader firmware.                                                                                                                                                                                                                                                                                          |  |  |
|               | USART1                                                                                                                                     | Enabled          | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                                                                                                                                                                       |  |  |
| USART1        | USART1_RX pin                                                                                                                              | Input            | PA10 pin: USART1 receives.                                                                                                                                                                                                                                                                                                                                               |  |  |
| bootloader    | USART1_TX pin                                                                                                                              | Output push-pull | PA9 pin: USART1 transmits.                                                                                                                                                                                                                                                                                                                                               |  |  |
|               | USART2_RX (PD6), CAN2_RX (PB5), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase. |                  |                                                                                                                                                                                                                                                                                                                                                                          |  |  |

Table 6. STM32F105xx/107xx configuration in System memory boot mode (continued)

| Bootloader                          | Feature/Peripheral                                                                                                                            | State                                           | Comment                                                                                                                                                                                                                                             |  |  |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                                                                                 | Enabled                                         | Used to automatically detect the serial baud rate from the host for USARTx bootloader.                                                                                                                                                              |  |  |
|                                     | USART2                                                                                                                                        | Enabled                                         | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit. The USART2 uses its remapped pins.                                                                                                                               |  |  |
| USART2<br>bootloader                | USART2_RX pin                                                                                                                                 | Input                                           | PD6 pin: USART2 receive (remapped pin)                                                                                                                                                                                                              |  |  |
| boolloadei                          | USART2_TX pin                                                                                                                                 | Output push-pull                                | PD5 pin: USART2 transmit (remapped pin)                                                                                                                                                                                                             |  |  |
|                                     |                                                                                                                                               | CAN2_RX (PB5), OTG<br>ow level during the detec | _FS_DM (PA11) and OTG_FS_DP (PA12) pins must ction phase.                                                                                                                                                                                           |  |  |
| CAN2<br>bootloader                  | CAN2                                                                                                                                          | Enabled                                         | Once initialized, the CAN2 configuration is: Baudrate 125 kbps, 11-bit identifier.  Note: CAN1 is clocked during the CAN bootloader execution because in STM32F105xx and STM32F107xx devices, CAN1 manages the communication between CAN2 and SRAM. |  |  |
| Doolloadei                          | CAN2_RX pin                                                                                                                                   | Input                                           | PB5 pin: CAN2 receives (remapped pin).                                                                                                                                                                                                              |  |  |
|                                     | CAN2_TX pin                                                                                                                                   | Output push-pull                                | PB6 pin: CAN2 transmits (remapped pin).                                                                                                                                                                                                             |  |  |
|                                     | USART1_RX (PA10), USART2_RX (PD6), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase. |                                                 |                                                                                                                                                                                                                                                     |  |  |
|                                     | USB OTG FS                                                                                                                                    | Enabled                                         | USB OTG FS configured in Forced Device mode                                                                                                                                                                                                         |  |  |
|                                     | OTG_FS_VBUS pin                                                                                                                               | Input or alternate                              | PA9: Power supply voltage line                                                                                                                                                                                                                      |  |  |
|                                     | OTG_FS_DM pin                                                                                                                                 | function, automatically controlled by the USB   | PA11: USB Send-Receive data line                                                                                                                                                                                                                    |  |  |
| DFU<br>bootloader                   | OTG_FS_DP pin                                                                                                                                 | OTG FS controller                               | PA12: USB Send-Receive data line                                                                                                                                                                                                                    |  |  |
|                                     | Interrupts                                                                                                                                    | Enabled                                         | USB_OTG_FS interrupt vector is enabled and used for USB DFU communication.                                                                                                                                                                          |  |  |
|                                     | USART1_RX (PA10), USART2_RX (PD6) and CAN2_RX (PB5) pins must be kept at a high or low level during the detection phase.                      |                                                 |                                                                                                                                                                                                                                                     |  |  |

The system clock is derived from the embedded internal high-speed RC for USARTx bootloader. This internal clock is used also for DFU and CAN bootloaders but only for the selection phase. An external clock (8 MHz, 14.7456 MHz or 25 MHz.) is required for DFU and CAN bootloader execution after the selection phase.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) will be initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

#### 5.2 Bootloader hardware requirements

The hardware required to put the STM32F105xx and STM32F107xx into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32F105xx and STM32F107xx during System memory boot mode, the following conditions have to be verified:

- The RX pins of the unused peripherals in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6),
     CAN2\_RX (PB5), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10),
     CAN2\_RX (PB5), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If CAN2 is used to connect to the bootloader: the USART1\_RX (PA10), USART2\_RX (PD6), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU is used to connect to the bootloader: the USART1\_RX (PA10),
     USART2\_RX (PD6) and CAN2\_RX (PB5) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- Connection to the peripheral to be performed through:
  - an RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used
  - a CAN interface (CAN transceiver) has to be directly connected to the CAN2\_RX (PB5) and CAN2\_TX (PB6) pins
  - a certified USB cable has to be connected to the microcontroller (optionally an ESD protection circuitry can be used)

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART2.

Once the USB Device is enabled, all its related pins are dedicated to USB communication only, and cannot be used for other application purposes.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM3210C-EVAL board. For more details about this, refer to document: "STM3210C-EVAL board user manual", available from the STMicroelectronics website: http://www.st.com.

#### 5.3 Bootloader selection

The STM32F105xx and STM32F107xx embedded bootloader supports four peripherals interfaces: USART1, USART2, CAN2 and DFU (USB). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 5.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baud rate sequence and then enters a loop, waiting for any USART bootloader command.

To use the CAN2 interface, connect the CAN cable to CAN2. Once the bootloader detects a frame on the CAN2\_RX pin (PB5), the bootloader firmware enters a CAN loop and starts to check the external clock frequency value, if the HSE is 8 MHz, 14.7456 MHz or 25 MHz CAN bootloader firmware enters an infinite loop and waits until it receives a message, otherwise a system reset is generated.

If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader then enters the DFU bootloader loop waiting for any DFU bootloader command.

To use the USART or the CAN bootloader, it is mandatory that no USB cable is connected to the USB peripheral during the selection phase. Once the USART or CAN bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except commands which generate a system reset.

Once one interface is selected for the bootloader, all other interfaces are disabled.

The figure below shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.





Figure 2. Bootloader selection for STM32F105xx and STM32F107xx devices

#### 5.4 Bootloader version

The table below lists the bootloader versions and the changes between all versions of the STM32F105xx and STM32F107xx devices.

Table 7. STM32F105xx and STM32F107xx bootloader versions

| Bootloader version number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V1.0                      | Initial bootloader version.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| V2.0                      | <ul> <li>Bootloader detection mechanism updated to fix the issue when GPIOs of unused peripherals in this bootloader are connected to low level or left floating during the detection phase.</li> <li>For more details please refer to Section 5.4.2.</li> <li>Vector table set to 0x1FFF B000 instead of 0x0000 0000</li> <li>Go command updated (for all bootloaders): USART1, USART2, CAN2, GPIOA, GPIOB, GPIOD and SysTick peripheral registers are set to their default reset values</li> <li>DFU bootloader: USB pending interrupt cleared before executing the Leave DFU command</li> <li>DFU subprotocol version changed from V1.0 to V1.2</li> <li>Bootloader version updated to V2.0</li> </ul> |
| V2.1                      | <ul> <li>Fixed PA9 excessive consumption described in Section 5.4.4.</li> <li>Get-Version command (defined in AN3155) corrected. It returns 0x22 instead of 0x20 in bootloader V2.0. Refer to Section 5.4.3 for more details.</li> <li>Bootloader version updated to V2.1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V2.2                      | <ul> <li>Fixed DFU option bytes descriptor (set to 'e' instead of 'g' because it is read/write and not erasable).</li> <li>Fixed DFU polling timings for Flash Read/Write/Erase operations.</li> <li>Robustness enhancements for DFU bootloader interface.</li> <li>Updated bootloader version to V2.2.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                        |

#### 5.4.1 How to identify STM32F105xx/107xx bootloader versions

Bootloader V1.0 is implemented on devices which date code is below 937 (refer to STM32F105xx and STM32F107xx datasheet for where to find the date code on the device marking). Bootloader V2.0 and V2.1 are implemented on devices with a date code higher or equal to 937.

There are two ways to distinguish between bootloader versions:

When using the USART bootloader, the Get-Version command defined in AN2606 and AN3155 has been corrected in V2.1 version. It returns 0x22 instead of 0x20 as in bootloader V2.0.

- The values of the vector table at the beginning of the bootloader code are different. The
  user software (or via JTAG/SWD) reads 0x1FFFE945 at address 0x1FFFB004 for
  bootloader V2.0 0x1FFFE9A1 for bootloader V2.1, and 0x1FFFE9C1 for bootloader
  V2.2.
- The DFU version is the following:
  - V2.1 in bootloader V2.1
  - V2.2 in bootloader V2.2.

It can be read through the bcdDevice field of the DFU Device Descriptor.

# 5.4.2 Bootloader unavailability on STM32F105xx/STM32F107xx devices with a date code below 937

#### **Description**

The bootloader cannot be used if the USART1\_RX (PA10), USART2\_RX (PD6, remapped), CAN2\_Rx (PB5, remapped), OTG\_FS\_DM (PA11), and/or OTG\_FS\_DP (PA12) pin(s) are held low or left floating during the bootloader activation phase.

The bootloader cannot be connected through CAN2 (remapped), DFU (OTG FS in Device mode), USART1 or USART2 (remapped).

On 64-pin packages, the USART2\_RX signal remapped PD6 pin is not available and it is internally grounded. In this case, the bootloader cannot be used at all.

#### Workaround

- For 64-pin packages
   None. The bootloader cannot be used.
- For 100-pin packages

Depending on the used peripheral, the pins for the unused peripherals have to be kept at a high level during the bootloader activation phase as described below:

- If USART1 is used to connect to the bootloader, PD6 and PB5 have to be kept at a high level.
- If USART2 is used to connect to the bootloader, PA10, PB5, PA11 and PA12 have to be kept at a high level.
- If CAN2 is used to connect to the bootloader, PA10, PD6, PA11 and PA12 have to be kept at a high level.
- If DFU is used to connect to the bootloader, PA10, PB5 and PD6 have to be kept at a high level.

Note:

This limitation applies only to STM32F105xx and STM32F107xx devices with a date code below 937. STM32F105xx and STM32F107xx devices with a date code higher or equal to 937 are not impacted. See STM32F105xx and STM32F107xx datasheet for where to find the date code on the device marking.

# 5.4.3 USART bootloader Get-Version command returns 0x20 instead of 0x22

#### **Description**

In USART mode, the Get-Version command (defined in AN3155) returns 0x20 instead of 0x20.

This limitation is present on bootloader versions V1.0 and V2.0, while it is fixed in bootloader version 2.1.

#### Workaround

None.

# 5.4.4 PA9 excessive power consumption when USB cable is plugged in bootloader V2.0

#### **Description**

When connecting an USB cable after booting from System-Memory mode, PA9 pin (connected to  $V_{BUS}=5$  V) is also shared with USART TX pin which is configured as alternate push-pull and forced to 0 since the USART peripheral is not yet clocked. As a consequence, a current higher than 25 mA is drained by PA9 I/O and may affect the I/O pad reliability.

This limitation is fixed in bootloader version 2.1 by configuring PA9 as alternate function push-pull when a correct 0x7F is received on RX pin and the USART is clocked. Otherwise, PA9 is configured as alternate input floating.

#### Workaround

None.

# 6 STM32F101xx and STM32F103xx XL-density device bootloader

Throughout this section, STM32F10xxx XL-density is used to refer to XL-density STM32F101xx and STM32F103xx devices.

#### 6.1 Dual bank boot feature

For STM32F101xx and STM32F103xx XL-density devices (these devices have two Flash memory banks: Bank 1 and Bank 2), an additional boot mechanism is available which allows booting from Bank 2 or Bank 1 (depending on the BFB2 bit status (bit 19 in the user option bytes @ 0x1FFFF800)).

- When the BFB2 bit is reset, and the boot pins are configured to boot from the Flash memory (BOOT0 = 0 and BOOT1 = x) then, after reset, the device boots from the System memory and executes the embedded bootloader code which implements the dual bank Boot mode:
  - a) First, the code checks Bank 2. If it contains a valid code (see *Note:* below), it jumps to application located in Bank 2 and leaves the bootloader.
  - b) If the Bank 2 code is not valid, it checks Bank 1 code. If it is valid (see "note" below), it jumps to the application located in Bank 1.
  - c) If both Bank 2 and Bank 1 do not contain valid code (see "note" below), the normal bootloader operations are executed as described in the following sections (no jump to Flash banks is executed). Refer to Figure 3: Bootloader selection for STM32F10xxx XL-density devices for more details.
- 2. When the bit BFB2 is set (default state), the dual bank boot mechanism is not performed.

Note:

The code is considered as valid when the first data (at the bank start address, which should be the stack pointer) points to a valid address into the internal SRAM memory (stack top address). If the first address points to any other location (out of the internal SRAM) the code is considered not valid.

A dual bank boot mode example (FLASH\Dual\_Boot) is provided within the STM32F10x Standard Peripheral Library available on http://www.st.com.

For the STM32F101xx and STM32F103xx XL-density devices, the Flash memory, system memory or SRAM is selected as the boot space, as shown in *Table 8* below.

Table 8. Boot pin and BFB2 bit configuration

| BFB2 | Boot selection |       | Boot mode         | Aliasing                                                                         |
|------|----------------|-------|-------------------|----------------------------------------------------------------------------------|
| DIL  | BOOT1          | воото |                   |                                                                                  |
|      | Х              | 0     | User Flash memory | User Flash memory is selected as the boot space                                  |
| 1    | 0              | 1     | System memory     | System memory is selected as the boot space                                      |
|      | 1              | 1     | Embedded SRAM     | Embedded SRAM is selected as the boot space                                      |
|      | Х              | 0     | System memory     | System memory is selected as the boot space then dual bank mechanism is executed |
| 0    | 0              | 1     | System memory     | System memory is selected as the boot space then dual bank mechanism is executed |
|      | 1              | 1     | Embedded SRAM     | Embedded SRAM is selected as the boot space                                      |

Table 8 shows that the XL-density devices enter System memory boot mode in two cases:

- 1. If the BOOT pins are configured as follows: BOOT0 = 1 and BOOT1 = 0
- 2. Or if:
  - a) the BFB2 bit is reset and
  - b) boot pins are configured as follows: BOOT0 = 0 and BOOT1 = x

Note:

When conditions a, b, and c below are fulfilled, it is equivalent to configuring boot pins for system memory boot (BOOT0 = 1 and BOOT1 = 0). In this case normal bootloader operations are executed.

- a) BFB2 bit is reset
- b) Both banks don't contain valid code
- c) Boot pins configured as follows: BOOT0 = 0 and BOOT1 = x

When the BFB2 bit is cleared, and Bank 2 and/or Bank 1 contain valid user application code, the Dual Bank Boot is always performed (bootloader always jumps to the user code and never continues normal operations).

Consequently, if you have cleared the BFB2 bit (to boot from Bank 2) then, to be able to execute the bootloader code, you have to either:

- program the content of address 0x0808 0000 (base address of Bank2) and 0x0800 0000 (base address of Bank1) to 0x0, or
- set the BFB2 bit to 1, BOOT0 = 1 and BOOT1 = 0.

## 6.2 Bootloader configuration

The bootloader embedded in STM32F10xxx XL-density supports two serial interfaces: USART1 and USART2.

The following table shows the required hardware resources of STM32F10xxx XL-density devices used by the bootloader in System memory boot mode.

Table 9. STM32F10xxx XL-density configuration in System memory boot mode

| Bootloader                          | Feature/periphera                                                                    | State               | Comment                                                                                                                                                                                                     |  |
|-------------------------------------|--------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                     | Clock source                                                                         | HSI enabled         | The system clock is equal to 24 MHz using the PLL.                                                                                                                                                          |  |
|                                     | RAM                                                                                  | -                   | 2 Kbytes starting from address 0x2000 0000 are used by the bootloader firmware.                                                                                                                             |  |
| Common to all bootloaders           | System memory                                                                        | -                   | 6 Kbytes starting from address 0x1FFF E000 contain the bootloader firmware.                                                                                                                                 |  |
|                                     | IWDG                                                                                 | -                   | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user). |  |
|                                     | USART1                                                                               | Enabled             | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                          |  |
| USART1                              | USART1_RX pin                                                                        | Input               | PA10 pin: USART1 receives.                                                                                                                                                                                  |  |
| bootloader                          | USART1_TX pin                                                                        | Output<br>push-pull | PA9 pin: USART1 transmits.                                                                                                                                                                                  |  |
|                                     | USART2_RX (PD6) pin must be kept at a high or low level during the detection phase.  |                     |                                                                                                                                                                                                             |  |
|                                     | USART2                                                                               | Enabled             | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                          |  |
| USART2                              | USART2_RX pin                                                                        | Input               | PD6 pin: USART2 receives (remapped pins).                                                                                                                                                                   |  |
| bootloader                          | USART2_TX pin                                                                        | Output<br>push-pull | PD5 pin: USART2 transmits (remapped pins).                                                                                                                                                                  |  |
|                                     | USART1_RX (PA10) pin must be kept at a high or low level during the detection phase. |                     |                                                                                                                                                                                                             |  |
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                        | Enabled             | Used to automatically detect the serial baud rate from the host.                                                                                                                                            |  |

The system clock is derived from the embedded internal high-speed RC, no external quartz is required for the bootloader code.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in *Table 9*) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

### 6.3 Bootloader hardware requirements

The hardware required to put the STM32F10xxx XL-density devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

Note:

As explained in Section 6.1: Dual bank boot feature, the System memory boot mode can also be executed by software when the BFB2 bit is reset, both banks start addresses are erased, and boot pins are configured to boot from Flash memory.

To connect to the STM32F10xxx XL-density devices during System memory boot mode, the following conditions have to be verified:

- The RX pin of the peripherals unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If the USART1 is used to connect to the bootloader: the USART2\_RX (PD6) pin has to be kept at a high or low level and must not be left floating during the detection phase.
  - If the USART2 is used to connect to the bootloader: the USART1\_RX (PA10) pin has to be kept at a high or low level and must not be left floating during the detection phase.
- When the BFB2 bit is cleared, and Bank 2 and/or Bank 1 contain a valid user application code, the Dual Bank Boot is always performed (bootloader always jumps to the user code and never continues normal operations). Consequently, if you have cleared the BFB2 bit (to boot from Bank 2), then to be able to execute the bootloader code, you have to either:
  - program the content of address 0x0808 0000 (base address of Bank2) and 0x0800 0000 (base address of Bank1) to 0x0, or
  - set the BFB2 bit to 1, BOOT0 = 1 and BOOT1 = 0.
- Connection to the peripheral to be performed through:
  - an RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. This is also applicable for USART2.



#### 6.4 Bootloader selection

The STM32F10xxx XL-density embedded bootloader supports two peripheral interfaces: USART1 and USART2. Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 6.3: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baudrate sequence and then enters a loop, waiting for any USART bootloader command.

Once one interface is selected for the bootloader, the other interface is disabled.

*Figure 3* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.



Figure 3. Bootloader selection for STM32F10xxx XL-density devices

577

## 6.5 Bootloader version

*Table 10* lists the bootloader versions for the STM32F101xx and STM32F103xx XL-density devices.

Table 10. XL-density bootloader versions

| Bootloader version number | Description                |  |
|---------------------------|----------------------------|--|
| V2.1                      | Initial bootloader version |  |

# 7 STM32L151xx and STM32L152xx medium-density ultralow power device bootloader

Throughout this section, STM32L15xxx medium-density is used to refer to medium-density STM32L151xx and STM32L152xx ultralow power devices.

### 7.1 Bootloader configuration

The bootloader embedded in STM32L15xxx medium-density devices supports two serial interfaces: USART1 and USART2 peripherals.

The following table shows the required hardware resources of STM32L15xxx mediumdensity devices used by the bootloader in System memory boot mode.

Table 11. STM32L15xxx configuration in System memory boot mode

| Bootloader                          | Feature/peripheral                                                                   | State       | Comment                                                                                                                                                                                                     |  |
|-------------------------------------|--------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                     | Clock source                                                                         | HSI enabled | The system clock is equal to 16 MHz.                                                                                                                                                                        |  |
|                                     | RAM                                                                                  | -           | 2 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                              |  |
| Common to all                       | System memory                                                                        | -           | 4 Kbytes starting from address 0x1FF00000 contain the bootloader firmware.                                                                                                                                  |  |
| bootloaders                         | IWDG                                                                                 | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user). |  |
|                                     | Power                                                                                | -           | Voltage range is set to Voltage Range 1.                                                                                                                                                                    |  |
|                                     | USART1                                                                               | Enabled     | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                          |  |
| USART1                              | USART1_RX pin                                                                        | Input       | PA10 pin: USART1 receives.                                                                                                                                                                                  |  |
| bootloader                          | USART1_TX pin                                                                        | Output      | PA9 pin: USART1 transmits.                                                                                                                                                                                  |  |
|                                     | USART2_RX (PD6) pin must be kept at a high or low level during the detection phase.  |             |                                                                                                                                                                                                             |  |
| USART2<br>bootloader                | USART2                                                                               | Enabled     | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                          |  |
|                                     | USART2_RX pin                                                                        | Input       | PD06 pin: USART2 receives.                                                                                                                                                                                  |  |
|                                     | USART2_TX pin                                                                        | Output      | PD05 pin: USART2 transmits.                                                                                                                                                                                 |  |
|                                     | USART1_RX (PA10) pin must be kept at a high or low level during the detection phase. |             |                                                                                                                                                                                                             |  |
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                        | Enabled     | Used to automatically detect the serial baud rate from the host.                                                                                                                                            |  |

The system clock is derived from the embedded internal high-speed RC, no external quartz is required for the bootloader code.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) are initialized to their default reset values before jumping to the user application. If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

### 7.2 Bootloader hardware requirements

The hardware required to put the STM32L15xxx medium-density devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32L15xxx medium-density devices during System memory boot mode, the following conditions have to be verified:

- The RX pins of the peripherals unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6) pin has to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10) pin has
    to be kept at a high or low level and must not be left floating during the detection
    phase.
- The peripheral to be used has to be connected through an RS-232 serial interface (example, ST3232 RS-232 transceiver) which must be:
  - Directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used
  - Directly connected to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART2.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS-232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM32L152-EVAL board. For more details about this, refer to the "STM32L152-EVAL board user manual" (UM1018), available from the STMicroelectronics website: http://www.st.com.

#### 7.3 Bootloader selection

The STM32L15xxx medium-density devices embedded bootloader supports two peripherals interfaces: USART1 and USART2. Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 7.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface.

Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the autobaudrate sequence and then enters a loop, waiting for any USART bootloader command.

Once one interface is selected for the bootloader, the other interface is disabled.

The figure below shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.



Figure 4. Bootloader selection for STM32L15xxx medium-density devices

### 7.4 Important considerations

The bootloader of the medium-density ultralow power devices has some specific features that should be taken into consideration, as described below:

- In addition to standard memories (internal Flash, internal SRAM, option bytes and System memory), the STM32L15xxx medium-density device bootloader firmware supports Data Memory (4 Kbytes from 0x08080000 to 0x08080FFF). Refer to the PM0062 Programming manual for more information.
- Flash memory write operations are performed through a program memory half page write operation. The bootloader firmware manages half page write operations at non-aligned addresses. Consequently, all write operations must only be Word-aligned (the address should be a multiple of 4). The number of data to be written must also be a multiple of 4 (non-aligned half page write addresses are accepted). Be aware of the duration needed for a write operation by referring to the product datasheet.
- Data memory can be read and written but cannot be erased using the Erase Command. When writing in a Data memory location, the bootloader firmware manages the erase operation of this location before any write. A write to Data memory must be Word-aligned (address to be written should be a multiple of 4) and the number of data must also be a multiple of 4. To erase a Data memory location, you can write zeros at this location.

#### Option byte

Address is 0x1FF80000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to PM0062 programming manual for more details about protection levels.

- Read protect command corresponds to the Level 1 protection.
- Read unprotect command corresponds to the Level 0 protection.
- Mass erase command is not supported by STM32L15xxx medium-density device bootloader firmware. To perform a mass erase operation, two options are available:
  - Erase all sectors one by one using the Erase command
  - Set protection level to Level 1. Then, set it to Level 0 (using the Read protect command and then the Read Unprotect command). This operation results in a mass erase of the internal Flash memory (refer to Programming Manual PM0062 for more details).

### 7.5 Bootloader version

The following table lists the STM32L15xxx medium-density bootloader versions.

Table 12. STM32L15xxx medium-density bootloader versions

| Bootloader<br>version<br>number | Description                 | Known limitations                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V2.0                            | Initial bootloader version. | When a Read Memory command or Write Memory command is issued with an unsupported memory address and a correct address checksum (ie. address 0x6000 0000), the command is aborted by the bootloader device, but the NACK (0x1F) is not sent to the host. As a result, the next 2 bytes (which are the number of bytes to be read/written and its checksum) are considered as a new command and its checksum. (1) |

<sup>1.</sup> If the "number of data - 1" (N-1) to be read/written is not equal to a valid command code (0x00, 0x01, 0x02, 0x11, 0x21, 0x31, 0x43, 0x44, 0x63, 0x73, 0x82 or 0x92), then the limitation is not perceived from the host since the command is NACKed anyway (as an unsupported new command).

# 8 STM32L151xx, STM32L152xx and STM32L162xx high-density ultralow power device bootloader

Throughout this section, STM32L1xxxx high-density is used to refer to STM32L151xx, STM32L152xx and STM32L162xx high-density ultralow power devices.

#### 8.1 Dual bank boot feature

The STM32L1xxxx high-density devices have two Flash memory banks: Bank 1 and Bank 2. They feature an additional boot mechanism which allows booting from Bank 2 or Bank 1 depending on BFB2 bit status (bit 7 in the user option bytes located at 0x1FF8 0004).

- When the BFB2 bit is reset and the boot pins are configured to boot from Flash memory (BOOT0 = 0 and BOOT1 = x), after reset the device boots from the System memory and executes the embedded bootloader code which implements the dual bank Boot mode:
  - a) The code first checks Bank 2. If it contains a valid code (see note below), it jumps to the application code located in Bank 2 and leaves the bootloader.
  - b) If the Bank 2 code is not valid, it checks Bank 1 code. If it is valid (see note below), it jumps to the application located in Bank 1.
  - c) If both Bank 2 and Bank 1 do not contain valid code (see note below), the normal bootloader operations are executed as described in the following sections and no jump to Flash banks is performed. Refer to Figure 5: Bootloader selection for STM32L1xxxx high-density devices for more details.
- When BFB2 bit is set (default state), the dual bank boot mechanism is not performed.

Note:

The code is considered as valid when the first data (at the bank start address, which should be the stack pointer) points to a valid address into the internal SRAM memory (stack top address). If the first address points to any other location (out of the internal SRAM) the code is considered not valid.

A dual bank Boot mode example (FLASH\Dual\_Boot) is provided within the STM32L1xxxx Standard Peripheral Library available from http://www.st.Com.

For the STM32L1xxxx high-density devices, the Flash memory, system memory or SRAM is selected as the boot space, as shown in *Table 13* below.

Table 13. Boot pin and BFB2 bit configuration

| BFB2 | Boot mode selection pins |        | Protection level2 | -     | Bank1<br>Valid Boot mode | Aliasing                                              |                                                       |
|------|--------------------------|--------|-------------------|-------|--------------------------|-------------------------------------------------------|-------------------------------------------------------|
| Dit  | BOOT1                    | воото  | ieveiz            | valiu | Valid                    |                                                       |                                                       |
|      | Х                        | 0      | Х                 | Х     | Х                        | User Flash<br>memory                                  | User Flash memory Bank1 is selected as the boot space |
|      | 0                        | 1      | No                | X     | Х                        | System memory                                         | System memory is selected as the boot space           |
| 1    | 0                        | 1      | Yes               | X     | Х                        | User Flash<br>memory                                  | User Flash memory Bank1 is selected as the boot space |
|      | 1                        | 1      | No                | X     | Х                        | Embedded SRAM                                         | Embedded SRAM is selected as the boot space           |
|      | 1                        | 1      | Yes               | Х     | Х                        | User Flash<br>memory                                  | User Flash memory Bank1 is selected as the boot space |
|      | X                        | X 0 No | х —               | Yes   | Х                        | System memory                                         | User Flash memory Bank2 is selected as the boot space |
|      |                          |        |                   | No    | Yes                      | System memory                                         | User Flash memory Bank1 is selected as the boot space |
|      |                          |        | No                | No    | System memory            | System memory is selected as the boot space           |                                                       |
|      |                          |        | Yes               | No    | No                       | System memory                                         | CPU blocked (halted)                                  |
| 0    | 0                        | 1      | No                | Х     | Х                        | System memory                                         | System memory is selected as the boot space           |
|      | 1                        | 1      | No                | Х     | Х                        | Embedded SRAM                                         | Embedded SRAM is selected as the boot space           |
|      |                          | X 1    |                   | Yes   | Х                        | System memory                                         | User Flash memory Bank2 is selected as the boot space |
|      | Х                        |        | Yes No Ye         | Yes   | System memory            | User Flash memory Bank1 is selected as the boot space |                                                       |
|      |                          |        |                   | No    | No                       | System memory                                         | CPU blocked (halted)                                  |

*Table 13* shows that the STM32L1xxxx high-density devices enter System memory boot mode in three cases:

- If the BOOT pins are configured as follows:
   BOOT0 = 1 and BOOT1 = 0
- If the BFB2 bit is reset and protection Level2 is enabled
- If the BFB2 bit is reset and boot pins are configured as follows:
   BOOT0 = 0 and BOOT1 = x

Note:

When the conditions a, b, and c described below are fulfilled, it is equivalent to configuring boot pins for system memory boot (BOOT0 = 1 and BOOT1 = 0). In this case normal bootloader operations are executed.

- a) BFB2 bit is reset
- b) Both banks don't contain valid code
- c) Boot pins configured as follows: BOOT0 = 0 and BOOT1 = x

When the BFB2 bit is cleared, and Bank 2 and/or Bank 1 contain valid user application code, the Dual Bank Boot is always performed (bootloader always jumps to the user code and never continues normal operations).

Consequently, if you have cleared the BFB2 bit (to boot from Bank 2) then, to be able to execute the bootloader code, you have to either:

- program the content of address 0x0808 0000 (base address of Bank2) and 0x0800 0000 (base address of Bank1) to 0x0, or
- set the BFB2 bit to 1, BOOT0 = 1 and BOOT1 = 0.

## 8.2 Bootloader configuration

The bootloader embedded in STM32L1xxxx high-density devices supports three serial interfaces: USART1, USART2 and DFU (USB)

The following table shows the required hardware resources of STM32L1xxxx high-density devices used by the bootloader in System memory boot mode.

Table 14. STM32L1xxxx high-density configuration in System memory boot mode

| Bootloader                    | Feature/Peripheral                             | State       | Comment                                                                                                                                                                                                                                                |
|-------------------------------|------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               |                                                | HSI enabled | The system clock frequency is 16 MHz using the HSI. This is used only for USART1 and USART2 bootloaders and during USB detection for DFU bootloader (once the DFU bootloader is selected, the clock source will be derived from the external crystal). |
|                               | RCC                                            | HSE enabled | The external clock is mandatory only for DFU bootloader and it must be in the following range: [24, 16, 12, 8, 6, 4, 3, 2] MHz.  The PLL is used to generate the USB 48 MHz clock and the 32 MHz clock for the system clock.                           |
| Common to all bootloaders     |                                                | -           | The clock security system (CSS) interrupt is enabled for the DFU bootloader. Any failure (or removal) of the external clock generates system reset.                                                                                                    |
|                               | IWDG                                           | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                                            |
|                               | Power                                          |             | Voltage range is set to Voltage Range 1.                                                                                                                                                                                                               |
|                               | System memory                                  | -           | 8 Kbytes starting from address<br>0x1FF0 0000. This area contains the<br>bootloader firmware.                                                                                                                                                          |
|                               | RAM                                            | -           | 4 Kbytes starting from address 0x2000 0000 are used by the bootloader firmware.                                                                                                                                                                        |
|                               | USART1                                         | Enabled     | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                                                     |
| LICADTAL                      | USART1_RX pin                                  | Input       | PA10 pin: USART1 in reception mode                                                                                                                                                                                                                     |
| USART1 bootloader             | USART1_TX pin                                  | Output      | PA9 pin: USART1 in transmission mode                                                                                                                                                                                                                   |
|                               | USART2_RX (PD6), U<br>low level during the def |             | B_DP (PA12) pins must be kept at a high or                                                                                                                                                                                                             |
| USART1 and USART2 bootloaders | SysTick timer                                  | Enabled     | Used to automatically detect the serial baud rate from the host for USARTx bootloader.                                                                                                                                                                 |

Table 14. STM32L1xxxx high-density configuration in System memory boot mode (continued)

| Bootloader        | Feature/Peripheral                                                                                                     | State                                               | Comment                                                                                                               |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
|                   | USART2                                                                                                                 | Enabled                                             | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit. The USART2 uses its remapped pins. |  |
| USART2 bootloader | USART2_RX pin                                                                                                          | Input                                               | PD6 pin: USART2 in reception mode                                                                                     |  |
|                   | USART2_TX pin                                                                                                          | Output                                              | PD5 pin: USART2 in transmission mode                                                                                  |  |
|                   | USART1_RX (PA10), USB_DM (PA11) and USB_DP (PA12) pins must be kept at a high or low level during the detection phase. |                                                     |                                                                                                                       |  |
|                   | USB_DM pin                                                                                                             | Input or alternate                                  | PA11: USB Send-Receive data line                                                                                      |  |
| 55                | USB_DP pin                                                                                                             | function,<br>automatically<br>controlled by the USB | PA12: USB Send-Receive data line                                                                                      |  |
| DFU bootloader    | Interrupts                                                                                                             | Enabled                                             | USB Low Priority interrupt vector is enabled and used for USB DFU communication.                                      |  |
|                   | USART1_RX (PA10) and USART2_RX (PD6) pins must be kept at a high or low level during the detection phase.              |                                                     |                                                                                                                       |  |

Note:

For the DFU interface, the external clock source (HSE) is required for USB operations. The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI, MSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around theoretical value), the bootloader might calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

The system clock is derived from the embedded internal high-speed RC for USARTx bootloader. This internal clock is used also for DFU bootloader but only for the selection phase. An external clock in the range of [24, 16, 12, 8, 6, 4, 3, 2] MHz is required for DFU bootloader execution after the selection phase.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

## 8.3 Bootloader hardware requirements

The hardware required to put the STM32L1xxxx high-density devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

Note:

As explained in Section 8.1: Dual bank boot feature, the System memory boot mode can also be executed by software when the BFB2 bit is reset, both banks start addresses are erased, and boot pins are configured to boot from Flash memory.

To connect to the STM32L1xxxx high-density devices during System memory boot mode, the following conditions have to be verified:

- The RX pin of the peripherals that are not used in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU (USB) is used to connect to the bootloader: the USART1\_RX (PA10) and USART2\_RX (PD6) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- When the BFB2 bit is cleared, and Bank 2 and/or Bank 1 contain a valid user application code, the Dual Bank Boot is always performed (bootloader always jumps to the user code and never continues normal operations). Consequently, if you have cleared the BFB2 bit (to boot from Bank 2), then to be able to execute the bootloader code, you have to either:
  - program the content of address 0x0808 0000 (base address of Bank2) and 0x0800 0000 (base address of Bank1) to 0x0, or
  - set the BFB2 bit to 1, BOOT0 = 1 and BOOT1 = 0.
- Connection to the peripheral to be performed through:
  - an RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used
  - A certified USB cable has to be connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used. as a result, the application can use these pins for other peripherals or GPIOs. This is also applicable for USART2.

### 8.4 Bootloader selection

STM32L1xxxx high-density embedded bootloader supports three serial interfaces: USART1, USART2 and DFU (USB). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 8.3: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baudrate sequence and then enters a loop, waiting for any USART bootloader command.

If a USB cable is plugged into the microcontroller into USB interface at any time during the bootloader firmware selection sequence, the bootloader enters DFU bootloader loop waiting for any DFU bootloader command.

To use the USART bootloader, it is mandatory that no USB Host is connected to the USB peripheral during the selection phase. Once the USART bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except for the commands which generate a system reset.

Once an interface is selected for the bootloader, the other interface is disabled.

Figure 5: Bootloader selection for STM32L1xxxx high-density devices shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.



Figure 5. Bootloader selection for STM32L1xxxx high-density devices

## 8.5 Important considerations

The bootloader of the STM32L1xxxx high-density devices has some specific features that should be taken into consideration, as described below:

- In addition to standard memories (internal Flash, internal SRAM, option bytes and System memory), the STM32L1xxxx high-density devices bootloader firmware supports Data Memory (12 Kbytes from 0x08080000 to 0x08082FFF). Refer to the PM0062 Programming manual for more information.
- Flash memory write operations are performed through a program memory half page write operation. The bootloader firmware manages half page write operations at non-aligned addresses. Consequently, all write operations must only be Word-aligned (the address should be a multiple of 4). The number of data to be written must also be a multiple of 4 (non-aligned half page write addresses are accepted). Be aware of the duration needed for a write operation by referring to the product datasheet.
- Data memory can be read and written but cannot be erased using the Erase Command. When writing in a Data memory location, the bootloader firmware manages the erase operation of this location before any write. A write to Data memory must be Word-aligned (address to be written should be a multiple of 4) and the number of data must also be a multiple of 4. To erase a Data memory location, you can write zeros at this location.

#### Option byte

Address is 0x1FF80000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to PM0062 programming manual for more details about protection levels.

- Read protect command corresponds to the Level 1 protection.
- Read unprotect command corresponds to the Level 0 protection.
- Mass erase command is not supported by STM32L1xxxx high-density devices bootloader firmware. To perform a mass erase operation, two options are available:
  - Erase all sectors one by one using the Erase command
  - Set protection level to Level 1. Then, set it to Level 0 (using the Read protect command and then the Read Unprotect command). This operation results in a mass erase of the internal Flash memory (refer to Programming Manual PM0062 for more details).

5/

## 8.6 Bootloader version

Table 15 lists the bootloader versions for the STM32L1xxxx high-density devices.

Table 15. STM32L1xxxx high-density bootloader versions

| Bootloader version number | Description                                                                                    | Known limitations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|---------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V4.1                      | Initial bootloader version                                                                     | <ul> <li>In the bootloader code the PA13 (JTMS/SWDIO) I/O output speed is configured to 400 KHz, as consequence some debugger can not connect to the device in Serial Wire mode when the bootloader is running.</li> <li>When the DFU bootloader is selected, the RTC is reset and thus all RTC information (calendar, alarm,) will be lost including backup registers. Note: When the USART bootloader is selected there is no change on the RTC</li> </ul>                                                                                                                                                                                                                    |  |
|                           |                                                                                                | configuration (including backup registers).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| V4.2                      | Fix V4.1 limitations (available on Rev.Z devices only.)                                        | <ul> <li>Stack overflow by 8 bytes when jumping to Bank1/Bank2 if BFB2=0 or when Read Protection level is set to 2.</li> <li>Workaround: the user code should force in the startup file the top of stack address before to jump to the main program. This can be done in the "Reset_Handler" routine.</li> <li>When the Stack of the user code is placed outside the SRAM (ie. @ 0x2000C000) the bootloader cannot jump to that user code which is considered invalid. This might happen when using compilers which place the stack at a non-physical address at the top of the SRAM (ie. @ 0x2000C000). Workaround: place manually the stack at a physical address.</li> </ul> |  |
| V4.5                      | Fix V4.2 limitations. DFU interface robustness enhancements (available on Rev.Y devices only). | - For the USART interface, two consecutive NACKs (instead of 1 NACK) are sent when a Read Memory or Write Memory command is sent and the RDP level is active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |

## 9 STM32F205/215xx and STM32F207/217xx bootloader

Throughout this section, STM32F2xxxx is used to refer to STM32F205xx, STM32F207xx, STM32F215xx and STM32F217xx devices.

Two bootloader versions are available on STM32F2xxxx devices:

- V2.0 supporting USART1 and USART3
   This version is embedded in STM32F2xxxx devices revision B.
- V3.2 supporting USART1, USART3, CAN2 and DFU (USB FS Device)
   This version is embedded in STM32F2xxxx devices revision X and Y.

### 9.1 Bootloader V2.x

## 9.1.1 Bootloader configuration

The bootloader V2.x embedded in STM32F2xxxx devices support two serial interfaces: USART1 and USART3 peripherals.

The following table shows the required hardware resources of STM32 devices used by the bootloader V2.x in System memory boot mode.

Table 16. STM32F2xxxx configuration in System memory boot mode

| Bootloader                | Feature/Peripheral                 | State          | Comment                                                                                                                                                                                                                                                                           |
|---------------------------|------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | Clock source                       | HSI<br>enabled | The system clock is equal to 24 MHz.                                                                                                                                                                                                                                              |
|                           | RAM                                | -              | 8 Kbytes starting from address 0x2000 0000.                                                                                                                                                                                                                                       |
|                           | System memory                      | -              | 30688 bytes starting from address 0x1FFF 0000 contain the bootloader firmware.                                                                                                                                                                                                    |
| Common to all bootloaders | IWDG                               | -              | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                                                                       |
|                           | Power                              | -              | Voltage range is set to Voltage Range: [1.8V, 2.1V] (voltage range can be configured in run time using bootloader commands. Note that in this range internal Flash write operations are allowed only in byte format (Half-Word, Word and Double-Word operations are not allowed). |
|                           | USART1                             | Enabled        | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                                                                                |
| USART1                    | USART1_RX pin                      | Input          | PA10 pin: USART1 receives.                                                                                                                                                                                                                                                        |
| bootloader                | USART1_TX pin                      | Output         | PA9 pin: USART1 transmits.                                                                                                                                                                                                                                                        |
|                           | USART3_RX (PB11), detection phase. | USART3_RX      | (PC11) pins must be kept at a high or low level during the                                                                                                                                                                                                                        |

Table 16. STM32F2xxxx configuration in System memory boot mode (continued)

| Bootloader                          | Feature/Peripheral                                                                                         | State   | Comment                                                                            |  |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------|--|--|
|                                     | USART3                                                                                                     | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit. |  |  |
| USART3<br>bootloader (on            | USART3_RX pin                                                                                              | Input   | PC11 pin: USART3 receives.                                                         |  |  |
| PC10/PC11)                          | USART3_TX pin                                                                                              | Output  | PC10pin: USART3 transmits.                                                         |  |  |
| ,                                   | USART1_RX (PA10) and USART3_RX (PB11) pins must be kept at a high or low level during the detection phase. |         |                                                                                    |  |  |
|                                     | USART3                                                                                                     | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit  |  |  |
| USART3                              | USART3_RX pin                                                                                              | Input   | PB11 pin: USART3 receives.                                                         |  |  |
| bootloader (on PB10/PB11)           | USART3_TX pin                                                                                              | Output  | PB10 pin: USART3 transmits.                                                        |  |  |
| ,                                   | USART1_RX (PA10) and USART3_RX (PC11) pins must be kept at a high or low level during detection phase.     |         |                                                                                    |  |  |
| USART1 and<br>USART3<br>bootloaders | SysTick timer                                                                                              | Enabled | Used to automatically detect the serial baud rate from the host.                   |  |  |

The system clock is derived from the embedded internal high-speed RC. No external quartz is required for the bootloader code.

After downloading the application binary, if you choose to execute the Go command, the peripheral registers used by the bootloader (shown in the above table) are not initialized to their default reset values before jumping to the user application. They should be reconfigured in the user application if they are used. So, if the IWDG is being used in the application, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

### 9.1.2 Bootloader hardware requirements

The hardware required to put the STM32F2xxxx into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32F2xxxx during System memory boot mode, the following conditions have to be verified:

- The RX pins of the peripherals unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader: the USART3\_RX (PC11 and PB11) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PB10/PB11) is used to connect to the bootloader: the USART1\_RX (PA10) and the other USART3\_RX pin (PC11) have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PC10/PC11) is used to connect to the bootloader: the USART1\_RX (PA10) and the other USART3\_RX pin (PB11) have to be kept at a high or low level and must not be left floating during the detection phase.
- Connection to the peripheral to be performed through:
  - An RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART3\_RX (PB11 or PC11) and USART3\_TX (PB10 or PC10) pins or when USART3 is used.

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART3.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM322xG-EVAL board. For more details, refer to the STM322xG-EVAL board user manual, available from the STMicroelectronics website: http://www.st.com.

#### 9.1.3 Bootloader selection

The STM32F2xxxx embedded bootloader V2.x supports two peripheral interfaces: USART1 and USART3 (on PB10/PB11 and PC10/PC11). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash memory.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 9.1.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART3, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the

bootloader firmware executes the autobaudrate detection sequence and enters a loop, waiting for any USART bootloader command.

Once an interface is selected for the bootloader, the other interfaces are disabled.

*Figure 6* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

Figure 6. Bootloader V2.x selection for STM32F2xxxx devices



### 9.1.4 Important considerations

The STM32F2xxxx bootloader has some specific features that should be taken into consideration:

- In addition to standard memories (internal Flash, internal SRAM, option bytes and System memory), STM32F2xxxx bootloader firmware supports OTP memory (512 bytes from 0x1FFF 7800 to 0x1FFF 7A00). Refer to PM0059 Flash programming manual for more information.
- **OTP memory** can be read and written but cannot be erased using the Erase command. When writing in an OTP memory location, make sure that the relative protection bit (in the last 16 bytes of the OTP memory) is not reset.

#### Option bytes

Address is 0x1FFFC000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to PM0059 programming manual for more details about protection levels.

- Read protect command corresponds to Level 1 protection.
- Read unprotect command corresponds to Level 0 protection.
- Mass erase command on STM32F2xxxx takes longer than on other STM32F devices
  due to their memory density. Make sure that the timeout used by your host interface to
  wait for an acknowledge event after sending a Mass erase command is sufficient.

#### Voltage Range configuration

The Voltage Range can be updated on the fly by the bootloader software. The Voltage Range is set to its default value at each bootloader software startup (after system reset or jump to the bootloader code). The bootloader software allows modifying this parameter through a virtual memory location. This memory location is not physical but can be read and written using usual bootloader read/write operations according to the protocol in use (USART,CAN or DFU). This memory location contains 4 bytes which are described in *Table 17*. It can be accessed by 1, 2, 3 or 4 bytes. However, reserved bytes should remain at their default values (0xFF), otherwise the request will be NACKed.

Table 17. STM32F2xxxx Voltage Range configuration using bootloader V2.x

| Address           | Size   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0xFFFF0000        | 1 byte | This byte controls the current value of Voltage Range:  0x00: Voltage Range [1.8V, 2.1V]  0x01: Voltage Range [2.1V, 2.4V]  0x02: Voltage Range [2.4V, 2.7V]  0x03: Voltage Range [2.7V, 3.6V]  0x04: Voltage Range [2.7V, 3.6V] and Double Word write/erase operation is used. In this case it is mandatory to supply 9 V through VPP pin (refer to PM0059 for more details about Double-Word write operation).  Other: all other values are not supported and will be NACKed. |
| 0xFFFF0001        | 1 byte | Reserved. 0xFF: Default value. Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                                    |
| 0xFFFF0002 1 byte |        | Reserved. 0xFF: Default value. Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                                    |
| 0xFFFF0003        | 1 byte | Reserved. 0xFF: Default value. Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                                    |

### 9.1.5 Bootloader V2.x versions

Table 18 lists the V2.x versions of STM32F2xxxx bootloader.

Table 18. STM32F2xxxx bootloader V2.x versions

| Bootloader<br>version<br>number | Description                     | Known limitations                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V2.0                            | Initial V2.x bootloader version | When a Read Memory command or Write Memory command is issued with an unsupported memory address and a correct address checksum (ie. address 0x6000 0000), the command is aborted by the bootloader device, but the NACK (0x1F) is not sent to the host. As a result, the next 2 bytes (which are the number of bytes to be read/written and its checksum) are considered as a new command and its checksum. <sup>(1)</sup> |

If the "number of data - 1" (N-1) to be read/written is not equal to a valid command code (0x00, 0x01, 0x02, 0x11, 0x21, 0x31, 0x43, 0x44, 0x63, 0x73, 0x82 or 0x92), then the limitation is not perceived from the host since the command is NACKed anyway (as an unsupported new command).

## 9.2 Bootloader V3.x

## 9.2.1 Bootloader configuration

The bootloader V3.x embedded in STM32F2xxxx devices support four serial peripherals: USART1, USART3, CAN2, and DFU (USB FS Device).

*Table 19* shows the required hardware resources of STM32F2xxxx devices used by the bootloader V3.x in System memory boot mode.

Table 19. STM32F2xxxx configuration in System memory boot mode

| Bootloader                | Feature/Peripheral | State       | Comment                                                                                                                                                                                                                                                                |
|---------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | RCC                | HSI enabled | The system clock is equal to 24 MHz using the PLL. The HSI clock source is used at startup (interface detection phase) and when USARTx interfaces are selected (once CAN or DFU bootloader is selected, the clock source will be derived from external crystal).       |
|                           |                    | HSE enabled | The system clock is equal to 60 MHz.  The HSE clock source is used only when the CAN or the DFU (USB FS Device) interfaces are selected.  The external clock must provide a frequency multiple of 1 MHz and ranging from 4 MHz to 26 MHz.                              |
| Common to all bootloaders |                    | -           | The Clock Security System (CSS) interrupt is enabled for the CAN and DFU bootloaders. Any failure (or removal) of the external clock generates system reset.                                                                                                           |
|                           | RAM                | -           | 8 Kbytes starting from address 0x2000 0000 are used by the bootloader firmware.                                                                                                                                                                                        |
|                           | System memory      | -           | 30688 bytes starting from address 0x1FF0 0000 contain the bootloader firmware.                                                                                                                                                                                         |
|                           | IWDG               | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value. It is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                                                            |
|                           | Power              | -           | Voltage range is set to [1.8V, 2.1V]. The voltage range can be configured in run time using bootloader commands. Note that in this range internal Flash write operations are allowed only in byte format (half-word, word and double-word operations are not allowed). |

Table 19. STM32F2xxxx configuration in System memory boot mode (continued)

| Bootloader                          | Feature/Peripheral                                                                                                                                               | State   | Comment                                                                                                                                                                                                              |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                     | USART1                                                                                                                                                           | Enabled | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                   |  |
| USART1                              | USART1_RX pin                                                                                                                                                    | Input   | PA10 pin: USART1 in reception mode                                                                                                                                                                                   |  |
| bootloader                          | USART1_TX pin                                                                                                                                                    | Output  | PA9 pin: USART1 in transmission mode                                                                                                                                                                                 |  |
|                                     |                                                                                                                                                                  |         | 1), CAN2_RX (PB05), OTG_FS_DM (PA11) and t a high or low level during the detection phase.                                                                                                                           |  |
|                                     | USART3                                                                                                                                                           | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                   |  |
| USART3                              | USART3_RX pin                                                                                                                                                    | Input   | PB11 pin: USART3 in reception mode                                                                                                                                                                                   |  |
| bootloader (on<br>PB10/PB11)        | USART3_TX pin                                                                                                                                                    | Output  | PB10pin: USART3 in transmission mode                                                                                                                                                                                 |  |
| ,                                   |                                                                                                                                                                  |         | 1), CAN2_RX (PB05), OTG_FS_DM (PA11) and t a high or low level during the detection phase.                                                                                                                           |  |
|                                     | USART3                                                                                                                                                           | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                   |  |
| USART3                              | USART3_RX pin                                                                                                                                                    | Input   | PC11 pin: USART3 in reception mode                                                                                                                                                                                   |  |
| bootloader (on<br>PC10/PC11)        | USART3_TX pin                                                                                                                                                    | Output  | PC10pin: USART3 in transmission mode                                                                                                                                                                                 |  |
|                                     | USART1_RX (PA10), USART3_RX (PB11), CAN2_RX (PB05), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase.   |         |                                                                                                                                                                                                                      |  |
| USART1 and<br>USART3<br>bootloaders | SysTick timer                                                                                                                                                    | Enabled | Used to automatically detect the serial baud rate from the host for USARTx bootloaders.                                                                                                                              |  |
|                                     | CAN2                                                                                                                                                             | Enabled | Once initialized, the CAN2 configuration is: Baudrate 125 kbps, 11-bit identifier.  Note: CAN1 is clocked during CAN2 bootloader execution because STM32F2xxxx CAN1 manages the communication between CAN2 and SRAM. |  |
| CAN2 bootloader                     | CAN2_RX pin                                                                                                                                                      | Input   | PB05 pin: CAN2 in reception mode                                                                                                                                                                                     |  |
|                                     | CAN2_TX pin                                                                                                                                                      | Output  | PB13pin: CAN2 in transmission mode                                                                                                                                                                                   |  |
|                                     | USART1_RX (PA10), USART3_RX (PB11), USART3_RX (PC11), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase. |         |                                                                                                                                                                                                                      |  |
|                                     | USB_OTG_FS                                                                                                                                                       | Enabled | USB OTG FS configured in Forced Device mode. USB_OTG_FS interrupt vector is enabled and used for USB DFU communications.                                                                                             |  |
| DFU bootloader                      | USB_OTG_FS_DM pin                                                                                                                                                | Input   | PA11 pin: USB OTG FS DM line                                                                                                                                                                                         |  |
|                                     | USB_OTG_FS_DP pin                                                                                                                                                | Output  | PA12pin: USB OTG FS DP line                                                                                                                                                                                          |  |
|                                     | USART1_RX (PA10), US must be kept at a high or                                                                                                                   |         | 1), USART3_RX (PC11) and CAN2_RX (PB05) pins the detection phase.                                                                                                                                                    |  |
| CAN2 and DFU bootloaders            | TIM11                                                                                                                                                            | Enabled | This timer is used to determine the value of the external clock frequency.  Once the external clock frequency is determined, the RCC system is configured to operate at 60 MHz system clock (using PLL).             |  |

Note:

For the DFU interface, the external clock source (HSE) is required for USB operations. The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around theoretical value), the bootloader might calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

The system clock is derived from the embedded internal high-speed RC for USARTx bootloaders. No external quartz is required in this case for the bootloader code. This internal clock is also used for CAN and DFU (USB FS Device) but only for the selection phase. An external clock multiple of 1 MHz (between 4 and 26 MHz) is required for CAN and DFU bootloader execution after the selection phase.

The CAN and DFU bootloaders implement an external clock detection mechanism allowing to determine the value of the external clock using the internal high-speed RC and TIM11 timer. The accuracy of this mechanism allows to detect only frequencies multiple of 1 MHz and ranging from 4 to 26 MHz. Any other value is not supported and will result in unexpected behavior of the bootloader.

After downloading the application binary, if you choose to execute the Go command, the peripheral registers used by the bootloader (shown in the above table) are not initialized to their default reset values before jumping to the user application. They should be reconfigured in the user application if they are used. So, if the IWDG is being used in the application, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

## 9.2.2 Bootloader hardware requirements

The hardware required to put the STM32F2xxxx into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32F2xxxx during System memory boot mode, the following conditions have to be verified:

- The RX pins of the peripheral unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader: the USART3\_RX (PC11 and PB11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PB10/PB11) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PC10/PC11) is used to connect to the bootloader: the
     USART1\_RX (PA10), USART3\_RX pin (PB11), CAN2\_RX (PB05), OTG\_FS\_DM
     (PA11) and OTG\_FS\_DP (PA12) have to be kept at a high or low level and must
     not be left floating during the detection phase.

- If CAN2 is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11 and PB11), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- If DFU (USB FS Device) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11 and PB11) and CAN2\_RX (PB05) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- Connection to the peripheral to be performed through:
  - An RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used
  - A CAN interface (CAN transceiver) has to be directly connected to the CAN2\_RX (PB5) and CAN2\_TX (PB13) pins.
  - A certified USB cable has to be connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART3.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM322xG-EVAL board. For more details about this, refer to the STM322xG-EVAL board user manual, available from the STMicroelectronics website: <a href="http://www.st.com">http://www.st.com</a>.

#### 9.2.3 Bootloader selection

The STM32F2xxxx embedded bootloader V3.x supports three peripheral interfaces: USART1, USART3 (on PB10/PB11 and PC10/PC11), CAN2 and DFU (USB FS Device). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 9.2.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART3, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baud rate sequence and then enters a loop, waiting for any USART bootloader command.

To use the CAN2 interface, connect the CAN cable to CAN2. Once the bootloader detects a frame on the CAN2\_RX pin (PB5), the bootloader firmware enters a CAN loop and starts to determine the external clock frequency value. The supported HSE frequencies are multiple of 1 MHz ranging from 4 to 26 MHz. Any other values leads to an unexpected behavior, CAN bootloader firmware enters an infinite loop and waits until it receives a message. If the external clock is not present, a system reset is generated.

If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader enters the DFU bootloader loop waiting for any DFU bootloader command.

To use the USART or the CAN bootloader, it is mandatory that no USB Host is connected to the USB peripheral during the selection phase. Once the USART or CAN bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except commands which generate a system reset.

Once one interface is selected for the bootloader, all other interfaces are disabled. The figure below shows the bootloader selection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

577



Figure 7. Bootloader V3.x selection for STM32F2xxxx devices

### 9.2.4 Important considerations

STM32F2xxxx bootloader has some specific features that should be taken into consideration:

- In addition to standard memories (internal Flash, internal SRAM, option bytes and System memory), STM32F2xxxx device bootloader firmware supports OTP memory (512 bytes from 0x1FFF 7800 to 0x1FFF 7A00, refer to PM0059 programming manual for more information).
- **OTP memory** can be read and written but cannot be erased using Erase command. When writing in an OTP memory location, make sure that the relative protection bit (in the last 16 bytes of the OTP memory) is not reset.

#### Option bytes

Address is 0x1FFFC000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to PM0059 programming manual for more details about protection levels.

- Read protect command corresponds to Level 1 protection.
- Read unprotect command corresponds to Level 0 protection.
- Mass erase command on STM32F2xxxx takes longer than on other STM32 devices
  due to their memory density. Make sure that the timeout used by your host interface to
  wait for an acknowledge event after sending a Mass erase command is sufficient.

#### Voltage Range configuration

The Voltage Range can be updated on the fly by the bootloader software. The Voltage Range is set to its default value at each bootloader software startup (after system reset or jump to the bootloader code). The bootloader software allows modifying this parameter through a virtual memory location. This memory location is not physical but can be read and written using usual bootloader read/write operations according to the protocol in use (USART,CAN or DFU). This memory location contains 4 bytes which are described in *Table 20*. It can be accessed by 1, 2, 3 or 4 bytes. However, reserved bytes should remain at their default values (0xFF), otherwise the request will be NACKed.



Table 20. STM32F2xxxx Voltage Range configuration using bootloader V3.x

| Address    | Size                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0xFFFF0000 | 1 byte                                                                                        | This byte controls the current value of Voltage Range:  0x00: Voltage Range [1.8V, 2.1V]  0x01: Voltage Range [2.1V, 2.4V]  0x02: Voltage Range [2.4V, 2.7V]  0x03: Voltage Range [2.7V, 3.6V]  0x04: Voltage Range [2.7V, 3.6V] and Double Word write/erase operation is used. In this case it is mandatory to supply 9 V through VPP pin (refer to PM0059 for more details about Double-Word write procedure).  Other: All other values are not supported and will be NACKed. |
| 0xFFFF0001 | Reserved.  0xFF: Default value. Other: all other values are not supported and will be NACKed. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0xFFFF0002 | DxFFFF0002  1 byte  Reserved.  0xFF: Default value.  Other: all other values are not suppo    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0xFFFF0003 | 1 byte                                                                                        | Reserved.  0xFF: Default value.  Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                                  |

### 9.2.5 Bootloader version V3.x

The following table lists the V3.x versions of STM32F2xxxx bootloader.

Table 21. STM32F2xxxx bootloader V3.x versions

| Bootloader<br>version<br>number | Description                                                 | Known limitations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V3.2                            | Initial V3.x bootloader version.                            | <ul> <li>When a Read Memory command or Write Memory command is issued with an unsupported memory address and a correct address checksum (ie. address 0x6000 0000), the command is aborted by the bootloader device, but the NACK (0x1F) is not sent to the host. As a result, the next 2 bytes (which are the number of bytes to be read/written and its checksum) are considered as a new command and its checksum<sup>(1)</sup>.</li> <li>Option bytes, OTP and Device Feature descriptors (in DFU interface) are set to "g" instead of "e" (not erasable memory areas).</li> </ul> |
| V3.3                            | Fix V3.2 limitations. DFU interface robustness enhancement. | For the USART interface, two consecutive NACKs (instead of 1 NACK) are sent when a Read Memory or Write Memory command is sent and the RDP level is active.                                                                                                                                                                                                                                                                                                                                                                                                                           |

<sup>1.</sup> If the "number of data - 1" (N-1) to be read/written is not equal to a valid command code (0x00, 0x01, 0x02, 0x11, 0x21, 0x31, 0x43, 0x44, 0x63, 0x73, 0x82 or 0x92), then the limitation is not perceived from the host since the command is NACKed anyway (as an unsupported new command).

## 10 STM32F405/415xx and STM32F407/417xx bootloader

Throughout this section, STM32F40xxx/41xxx is used to refer to STM32F405xx, STM32F407xx, STM32F415xx and STM32F417xx devices.

## 10.1 Bootloader configuration

The bootloader embedded in STM32F40xxx/41xxx devices support four serial peripherals: USART1, USART3, CAN2, and DFU (USB FS Device).

*Table 22* shows the required hardware resources of STM32F40xxx/41xxx devices used by the bootloader in System memory boot mode.

Table 22. STM32F40xxx/41xxx configuration in System memory boot mode

| Bootloader                | Feature/Peripheral | State       | Comment                                                                                                                                                                                                                                                                |
|---------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Common to all bootloaders | RCC                | HSI enabled | The system clock is equal to 24 MHz using the PLL. The HSI clock source is used at startup (interface detection phase) and when USARTx interfaces are selected (once CAN or DFU bootloader is selected, the clock source will be derived from external crystal).       |
|                           |                    | HSE enabled | The system clock is equal to 60 MHz.  The HSE clock source is used only when the CAN or the DFU (USB FS Device) interfaces are selected.  The external clock must provide a frequency multiple of 1 MHz and ranging from 4 MHz to 26 MHz.                              |
|                           |                    | -           | The Clock Security System (CSS) interrupt is enabled for the CAN and DFU bootloaders. Any failure (or removal) of the external clock generates system reset.                                                                                                           |
|                           | RAM                | -           | 8 Kbytes starting from address 0x2000 0000 are used by the bootloader firmware.                                                                                                                                                                                        |
|                           | System memory      | -           | 30688 bytes starting from address 0x1FFF 0000 contain the bootloader firmware.                                                                                                                                                                                         |
|                           | IWDG               | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value. It is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                                                            |
|                           | Power              | -           | Voltage range is set to [1.8V, 2.1V]. The voltage range can be configured in run time using bootloader commands. Note that in this range internal Flash write operations are allowed only in byte format (Half-Word, Word and Double-Word operations are not allowed). |

Table 22. STM32F40xxx/41xxx configuration in System memory boot mode (continued)

| Bootloader                          | Feature/Peripheral                                                                                                                                               | State   | Comment                                                                                                                                       |  |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| USART1                              | USART1                                                                                                                                                           | Enabled | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                            |  |  |
|                                     | USART1_RX pin                                                                                                                                                    | Input   | PA10 pin: USART1 in reception mode                                                                                                            |  |  |
| bootloader                          | USART1_TX pin                                                                                                                                                    | Output  | PA9 pin: USART1 in transmission mode                                                                                                          |  |  |
|                                     | USART3_RX (PB11), USART3_RX (PC11), CAN2_RX (PB05), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase.   |         |                                                                                                                                               |  |  |
|                                     | USART3                                                                                                                                                           | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit.                                                            |  |  |
| USART3                              | USART3_RX pin                                                                                                                                                    | Input   | PB11 pin: USART3 in reception mode                                                                                                            |  |  |
| bootloader (on<br>PB10/PB11)        | USART3_TX pin                                                                                                                                                    | Output  | PB10pin: USART3 in transmission mode                                                                                                          |  |  |
|                                     | USART1_RX (PA10), USART3_RX (PC11), CAN2_RX (PB05), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase.   |         |                                                                                                                                               |  |  |
|                                     | USART3                                                                                                                                                           | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit.                                                            |  |  |
| USART3<br>bootloader (on            | USART3_RX pin                                                                                                                                                    | Input   | PC11 pin: USART3 in reception mode                                                                                                            |  |  |
| PC10/PC11)                          | USART3_TX pin                                                                                                                                                    | Output  | PC10pin: USART3 in transmission mode                                                                                                          |  |  |
| ,                                   | USART1_RX (PA10), USART3_RX (PB11), CAN2_RX (PB05), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase.   |         |                                                                                                                                               |  |  |
| USART1 and<br>USART3<br>bootloaders | SysTick timer                                                                                                                                                    | Enabled | Used to automatically detect the serial baud rate from the host for USARTx bootloaders.                                                       |  |  |
| CAN2 bootloader                     |                                                                                                                                                                  |         | Once initialized, the CAN2 configuration is:<br>Baudrate 125 kbps, 11-bit identifier.                                                         |  |  |
|                                     | CAN2                                                                                                                                                             | Enabled | <b>Note:</b> CAN1 is clocked during CAN2 bootloader execution because STM32F40xxx/41xxx CAN1 manages the communication between CAN2 and SRAM. |  |  |
|                                     | CAN2_RX pin                                                                                                                                                      | Input   | PB05 pin: CAN2 in reception mode                                                                                                              |  |  |
|                                     | CAN2_TX pin                                                                                                                                                      | Output  | PB13pin: CAN2 in transmission mode                                                                                                            |  |  |
|                                     | USART1_RX (PA10), USART3_RX (PB11), USART3_RX (PC11), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase. |         |                                                                                                                                               |  |  |

USB\_OTG\_FS\_DP pin

TIM11

Bootloader Feature/Peripheral State Comment

USB\_OTG\_FS Enabled USB\_OTG\_FS interrupt vector is enabled and used for USB\_DFU communications.

DFU bootloader USB\_OTG\_FS\_DM pin Input PA11 pin: USB OTG FS DM line

Table 22. STM32F40xxx/41xxx configuration in System memory boot mode (continued)

Output

must be kept at a high or low level during the detection phase.

Enabled

Note:

CAN2 and DFU

bootloaders

For the DFU interface, the external clock source (HSE) is required for USB operations. The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around theoretical value), the bootloader might calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

USART1 RX (PA10), USART3 RX (PB11), USART3 RX (PC11) and CAN2 RX (PB05) pins

PA12pin: USB OTG FS DP line

external clock frequency.

system clock (using PLL).

This timer is used to determine the value of the

Once the external clock frequency is determined,

the RCC system is configured to operate at 60 MHz

The system clock is derived from the embedded internal high-speed RC for USARTx bootloaders. No external quartz is required in this case for the bootloader code. This internal clock is also used for CAN and DFU (USB FS Device) but only for the selection phase. An external clock multiple of 1 MHz (between 4 and 26 MHz) is required for CAN and DFU bootloader execution after the selection phase.

The CAN and DFU bootloaders implement an external clock detection mechanism allowing to determine the value of the external clock using the internal high-speed RC and TIM11 timer. The accuracy of this mechanism allows to detect only frequencies multiple of 1 MHz and ranging from 4 to 26 MHz. Any other value is not supported and will result in unexpected behavior of the bootloader.

After downloading the application binary, if you choose to execute the Go command, the peripheral registers used by the bootloader (shown in the above table) are not initialized to their default reset values before jumping to the user application. They should be reconfigured in the user application if they are used. So, if the IWDG is being used in the application, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

## 10.2 Bootloader hardware requirements

The hardware required to put the STM32F40xxx/41xxx into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32F40xxx/41xxx during System memory boot mode, the following conditions have to be verified:

- The RX pins of the peripheral unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader: the USART3\_RX (PC11 and PB11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PB10/PB11) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PC10/PC11) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX pin (PB11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) have to be kept at a high or low level and must not be left floating during the detection phase.
  - If CAN2 is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11 and PB11), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU (USB FS Device) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11 and PB11) and CAN2\_RX (PB05) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- Connection to the peripheral to be performed through:
  - An RS232 serial interface (example, ST3232 RS232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used
  - A CAN interface (CAN transceiver) has to be directly connected to the CAN2\_RX (PB5) and CAN2\_TX (PB13) pins.
  - A certified USB cable has to be connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART3.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM324xG-EVAL board. For more details about this, refer to the STM324xG-EVAL board user manual, available from the STMicroelectronics website: <a href="http://www.st.com">http://www.st.com</a>.

#### 10.3 Bootloader selection

The STM32F40xxx/41xxx embedded bootloader supports three peripheral interfaces: USART1, USART3 (on PB10/PB11 and PC10/PC11), CAN2 and DFU (USB FS Device). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 10.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART3, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baud rate sequence and then enters a loop, waiting for any USART bootloader command.

To use the CAN2 interface, connect the CAN cable to CAN2. Once the bootloader detects a frame on the CAN2\_RX pin (PB5), the bootloader firmware enters a CAN loop and starts to determine the external clock frequency value.

The supported HSE frequencies are multiple of 1 MHz ranging from 4 to 26 MHz. Any other values leads to an unexpected behavior, CAN bootloader firmware enters an infinite loop and waits until it receives a message. If the external clock is not present, a system reset is generated.

If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader enters the DFU bootloader loop waiting for any DFU bootloader command.

To use the USART or the CAN bootloader, it is mandatory that no USB Host is connected to the USB peripheral during the selection phase. Once the USART or CAN bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except commands which generate a system reset.

Once one interface is selected for the bootloader, all other interfaces are disabled. The figure below shows the bootloader selection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

577



Figure 8. Bootloader selection for STM32F40xxx/41xxx devices

## 10.4 Important considerations

STM32F40xxx/41xxx bootloader has some specific features that should be taken into consideration:

- In addition to standard memories (internal Flash, internal SRAM, option bytes and System memory), STM32F40xxx/41xxx device bootloader firmware supports OTP memory (512 bytes from 0x1FFF 7800 to 0x1FFF 7A00, refer to RM0090 reference manual for more information).
- OTP memory can be read and written but cannot be erased using Erase command.
   When writing in an OTP memory location, make sure that the relative protection bit (in the last 16 bytes of the OTP memory) is not reset.

#### Option bytes

Address is 0x1FFFC000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to PM0081 programming manual for more details about protection levels.

- Read protect command corresponds to Level 1 protection.
- Read unprotect command corresponds to Level 0 protection.
- Mass erase command on STM32F40xxx/41xxx takes longer than on other STM32 devices due to their memory density. Make sure that the timeout used by your host interface to wait for an acknowledge event after sending a Mass erase command is sufficient.

#### Voltage range configuration

The Voltage Range can be updated on the fly by the bootloader software. The Voltage Range is set to its default value at each bootloader software startup (after system reset or jump to the bootloader code). The bootloader software allows modifying this parameter through a virtual memory location. This memory location is not physical but can be read and written using usual bootloader read/write operations according to the protocol in use (USART,CAN or DFU). This memory location contains 4 bytes which are described in *Table 20*. It can be accessed by 1, 2, 3 or 4 bytes. However, reserved bytes should remain at their default values (0xFF), otherwise the request will be NACKed.

Table 23. STM32F40xxx/41xxx Voltage Range configuration using bootloader

| Address    | Size   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0xFFFF0000 | 1 byte | This byte controls the current value of Voltage Range: 0x00: Voltage Range [1.8V, 2.1V] 0x01: Voltage Range [2.1V, 2.4V] 0x02: Voltage Range [2.4V, 2.7V] 0x03: Voltage Range [2.7V, 3.6V] 0x04: Voltage Range [2.7V, 3.6V] and Double Word write/erase operation is used. In this case it is mandatory to supply 9 V through VPP pin (refer to PM0081 for more details about Double-Word write procedure). Other: All other values are not supported and will be NACKed. |  |
| 0xFFFF0001 | 1 byte | Reserved.  0xFF: Default value.  Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                            |  |
| 0xFFFF0002 | 1 byte | Reserved. 0xFF: Default value. Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                              |  |
| 0xFFFF0003 | 1 byte | 1 byte Reserved.  0xFF: Default value. Other: all other values are not supported and will be NACKed.                                                                                                                                                                                                                                                                                                                                                                      |  |



## 10.5 Bootloader version

The following table shows the STM32F40xxx/41xxx bootloader version.

Table 24. STM32F40xxx/41xxx bootloader version

| Bootloader<br>version<br>number | Description                                                 | Known limitations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V3.0                            | Initial bootloader version.                                 | <ul> <li>When a Read Memory command or Write Memory command is issued with an unsupported memory address and a correct address checksum (ie. address 0x6000 0000), the command is aborted by the bootloader device, but the NACK (0x1F) is not sent to the host. As a result, the next 2 bytes (which are the number of bytes to be read/written and its checksum) are considered as a new command and its checksum<sup>(1)</sup>.</li> <li>Option bytes, OTP and Device Feature descriptors (in DFU interface) are set to "g" instead of "e" (not erasable memory areas).</li> </ul> |
| V3.1                            | Fix V3.0 limitations. DFU interface robustness enhancement. | For the USART interface, two consecutive NACKs (instead of 1 NACK) are sent when a Read Memory or Write Memory command is sent and the RDP level is active.                                                                                                                                                                                                                                                                                                                                                                                                                           |

<sup>1.</sup> If the "number of data - 1" (N-1) to be read/written is not equal to a valid command code (0x00, 0x01, 0x02, 0x11, 0x21, 0x31, 0x43, 0x44, 0x63, 0x73, 0x82 or 0x92), then the limitation is not perceived from the host since the command is NACKed anyway (as an unsupported new command).

# 11 STM32F051x4, STM32F051x6 and STM32F051x8 device bootloader

Throughout this section, STM32F051xx is used to refer to STM32F051x4, STM32F051x6 and STM32F051x8 devices.

## 11.1 Bootloader configuration

The bootloader embedded in STM32F051xx devices supports two serial interfaces: USART1 and USART2 peripherals.

The following table shows the required hardware resources of STM32F051xx devices used by the bootloader in System memory boot mode.

Table 25. STM32F051xx configuration in System memory boot mode

| Bootloader                          | Feature/Peripheral                                                                   | State          | Comment                                                                                                                                                                                                   |  |
|-------------------------------------|--------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Common to all bootloaders           | Clock Source                                                                         | HSI<br>Enabled | The System clock is equal to 24 MHz (using PLL clocked by HSI).  1 Flash Wait State.                                                                                                                      |  |
|                                     | RAM                                                                                  | -              | 2 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                            |  |
|                                     | System memory                                                                        | -              | 3 Kbytes starting from address 0x1FFFEC00, contain the bootloader firmware.                                                                                                                               |  |
|                                     | IWDG                                                                                 | -              | The independent watchdog (IWDG) prescaler is configured to its maximum value. It is periodically refreshed to prevent watchdog reset in case the hardware IWDG option was previously enabled by the user. |  |
| USART1                              | USART1                                                                               | Enabled        | Once initialized, the USART1 configuration is 8-bits, even parity and 1 Stop bit.                                                                                                                         |  |
|                                     | USART1_RX pin                                                                        | Input          | PA10 pin: USART1 in reception mode.                                                                                                                                                                       |  |
| bootloader                          | USART1_TX pin                                                                        | Output         | PA9 pin: USART1 in transmission mode.                                                                                                                                                                     |  |
|                                     | USART2_RX (PA14) pin must be kept at a high or low level during the detection phase. |                |                                                                                                                                                                                                           |  |
| USART2<br>bootloader                | USART2                                                                               | Enabled        | Once initialized, the USART2 configuration is 8-bits, even parity and 1 Stop bit.                                                                                                                         |  |
|                                     | USART2_RX pin                                                                        | Input          | PA14 pin: USART2 in reception mode.                                                                                                                                                                       |  |
|                                     | USART2_TX pin                                                                        | Output         | PA15 pin: USART2 in transmission mode.                                                                                                                                                                    |  |
|                                     | USART1_RX (PA10) pin must be kept at a high or low level during the detection phase. |                |                                                                                                                                                                                                           |  |
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                        | Enabled        | Used to automatically detect the serial baud rate from the host.                                                                                                                                          |  |

Note:

After the STM32F051x6 and STM32F051x8 devices have booted in bootloader mode, the serial wire debug (SWD) communication is no more possible until the system is reset,

because SWD uses PA14 pin (SWCLK) which is already used by the bootloader (USART2 RX).

#### 11.2 **Bootloader hardware requirements**

The hardware required to put the STM32F051xx devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high while nBOOT1 bit in the option bytes (starting at address 0x1FFFF800) is set to value 1. The setting of this bit can be done through STLINK utility or an equivalent tool.

To connect to the STM32F051xx devices during System memory boot mode, the following conditions have to be verified:

- The peripheral RX pins not used in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 is used to connect to the bootloader, the USART2 RX (PA15) pin has to be kept at a high or low level and must not be left floating during the detection
  - If USART2 is used to connect to the bootloader, the USART1 RX (PA10) pin has to be kept at a high or low level and must not be left floating during the detection
- The peripheral to be used has to be connected through an RS232 serial interface (example, ST3232 RS232 transceiver) which must be:
  - directly connected to the USART1 RX (PA10) and USART1 TX (PA9) pins when USART1 is used
  - directly connected to the USART2\_RX (PA15) and USART2\_TX (PA14) pins when USART2 is used.
- The USART1 CK, USART1 CTS and USART1 RTS pins are not used. As a result, the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART2.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM320518-EVAL board. For more details about this, refer to the "STM320518-EVAL board user manual" (UM1537), available from the STMicroelectronics website: http://www.st.com.

#### 11.3 **Bootloader selection**

The STM32F051xx devices embedded bootloader supports two peripheral interfaces: USART1 and USART2. Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash memory.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note: The RX pins of the peripherals which are not used by this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as



described below. Refer to Section 11.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the autobaudrate sequence and then enters a loop, waiting for any USART bootloader command.

Once one interface is selected for the bootloader, and the other interface is disabled.

The figure below shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

System Reset System Init (Clock, GPIOs, IWDG, SysTick) 0x7F received on USART\_1 No Yes 0x7F received on USART 2 Νο Yes Disable all Disable all interrupt sources interrupt sources Configure Configure USART1 USART2 Execute Execute BL USART\_Loop BL\_USART\_Loop for USART2 for USART1 MS31610V1

Figure 9. Bootloader selection for STM32F051xx devices

The bootloader of the STM32F051xx devices has some specific features that should be taken into consideration, as described below:

Option byte

Address is 0x1FFFF800. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to RM0091 reference manual for more details about protection levels.

- Read protect command corresponds to the Level 1 protection.
- Read unprotect command corresponds to the Level 0 protection.
- Jump to user application

If an application that uses interrupts has to be downloaded to Flash memory address 0x0800 0000 by the bootloader firmware, then that application must at startup and before any interrupt is enabled, map the Flash memory by software to the address 0x0000 0000. This can be done by programming the MEM\_MODE bits of the SYSCFG\_CFGR1 register (refer to RM0091 reference manual for more details about software memory mapping).

If the application is loaded into Flash memory at an address different from 0x08000000, then the vector table has to be mapped to SRAM and the SRAM should in this case be mapped by software to address 0x0000 0000.

### 11.5 Bootloader version

The following table lists the STM32F051xx bootloader versions.

Table 26. STM32F051xx bootloader versions

| Bootloader<br>version<br>number | Description                | Known limitations                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V2.1                            | Initial bootloader version | When the user application configures a value of HSI TRIM bits (in RCC_CR register) and then jumps to the bootloader, the HSITRIM value is reset to its default value (0) at bootloader startup.  For the USART interface, two consecutive NACKs instead of 1 NACK are sent when a Read Memory or Write Memory command is sent and the RDP level is active. |

# 12 STM32L151xx and STM32L152xx medium-density plus ultralow power device bootloader

Throughout this section, STM32L15xxx medium-density plus is used to refer to the STM32L151xx and STM32L152xx medium-density plus ultralow power devices.

# 12.1 Bootloader configuration

The bootloader embedded in the STM32L15xxx medium-density plus devices supports three serial interfaces: USART1, USART2 and DFU (USB).

*Table 27* shows the required hardware resources of STM32L15xxx medium-density plus devices used by the bootloader in System memory boot mode.

Table 27. STM32L15xxx medium-density plus configuration in System memory boot mode

| Bootloader                | Feature/Peripheral | State       | Comment                                                                                                                                                                                                                                           |
|---------------------------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | RCC                | HSI enabled | The system clock frequency is 16 MHz using the HSI. This is used only for USART1 and USART2 bootloaders and during USB detection for DFU bootloader (once the DFU bootloader is selected, the clock source is derived from the external crystal). |
|                           |                    | HSE enabled | The external clock is mandatory only for the DFU bootloader and must be in the following range: [24, 16, 12, 8, 6, 4, 3, 2] MHz. The PLL is used to generate the USB 48 MHz clock and the 32 MHz clock for the system clock.                      |
| Common to all bootloaders |                    | -           | The clock security system (CSS) interrupt is enabled for the DFU bootloader. Any failure (or removal) of the external clock generates a system reset.                                                                                             |
|                           | IWDG               | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog resets (in case the hardware IWDG option was previously enabled by the user).                                      |
|                           | Power              |             | Voltage range is set to Voltage Range 1.                                                                                                                                                                                                          |
|                           | System memory      | -           | 8 Kbytes starting from address 0x1FF0 0000.<br>This area contains the bootloader firmware.                                                                                                                                                        |
|                           | RAM                | -           | 4 Kbytes starting from address 0x2000 0000 are used by the bootloader firmware.                                                                                                                                                                   |

Table 27. STM32L15xxx medium-density plus configuration in System memory boot mode (continued)

| Bootloader                          | Feature/Peripheral                                                                               | State                                               | Comment                                                                                                              |
|-------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                                     | USART1                                                                                           | Enabled                                             | Once initialized, the USART1 configuration is 8 bits, even parity and 1 stop bit.                                    |
| USART1                              | USART1_RX pin                                                                                    | Input                                               | PA10 pin: USART1 in reception mode                                                                                   |
| bootloader                          | USART1_TX pin                                                                                    | Output                                              | PA9 pin: USART1 in transmission mode                                                                                 |
|                                     | USART2_RX (PD6), U<br>level during the detecti                                                   |                                                     | B_DP (PA12) pins must be kept at a high or low                                                                       |
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                                    | Enabled                                             | Used to automatically detect the serial baud rate from the host for the USARTx bootloader.                           |
|                                     | USART2                                                                                           | Enabled                                             | Once initialized, the USART2 configuration is 8 bits, even parity and 1 stop bit. The USART2 uses its remapped pins. |
| USART2<br>bootloader                | USART2_RX pin                                                                                    | Input                                               | PD6 pin: USART2 in reception mode                                                                                    |
| bootioadei                          | USART2_TX pin                                                                                    | Output                                              | PD5 pin: USART2 in transmission mode                                                                                 |
|                                     | USART1_RX (PA10), USB_DM (PA11) and USB_DP (PA12) pins must be level during the detection phase. |                                                     |                                                                                                                      |
|                                     | USB_DM pin                                                                                       | Input or alternate                                  | PA11: USB send-receive data line                                                                                     |
|                                     | USB_DP pin                                                                                       | function,<br>automatically<br>controlled by the USB | PA12: USB send-receive data line                                                                                     |
| DFU bootloader                      | Interrupts                                                                                       | Enabled                                             | USB low priority interrupt vector is enabled and used for USB DFU communication.                                     |
|                                     | USART1_RX (PA10) and USART2_RX (PD6) pins must be kept at a high or low the detection phase.     |                                                     | pins must be kept at a high or low level during                                                                      |

Note:

For the DFU interface, the external clock source (HSE) is required for USB operations. The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI, MSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around the theoretical value), the bootloader might calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

The system clock is derived from the embedded internal high-speed RC for the USARTx bootloader. This internal clock is also used the for DFU bootloader but only for the selection phase. An external clock in the range of [24, 16, 12, 8, 6, 4, 3, 2] MHz is required for the execution of the DFU bootloader after the selection phase.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

### 12.2 Bootloader hardware requirements

The hardware required to put the STM32L15xxx medium-density plus devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32L15xxx medium-density plus devices during System memory boot mode, the following conditions have to be verified.

- The RX pin of the peripherals that are not used in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below.
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU (USB) is used to connect to the bootloader: the USART1\_RX (PA10) and USART2\_RX (PD6) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- Connection to the peripheral.
  - An RS-232 serial interface (example, ST3232 RS-232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used.
  - A certified USB cable has to be connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used. As a result, the application can use these pins for other peripherals or GPIOs. This is also applicable for USART2.

#### 12.3 Bootloader selection

The STM32L15xxx medium-density plus embedded bootloader supports three serial interfaces: USART1, USART2 and DFU (USB). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 12.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baudrate sequence and then enters a loop, waiting for any USART bootloader command.

Note:

If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader enters DFU bootloader loop waiting for any DFU bootloader command.

To use the USART bootloader, it is mandatory that no USB Host be connected to the USB peripheral during the selection phase. Once the USART bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except for the commands which generate a system reset.

Once an interface is selected for the bootloader, the other interface is disabled.

*Figure 10* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.



Figure 10. Bootloader selection for STM32L15xxx medium-density plus devices

The bootloader of the STM32L15xxx medium-density plus devices has some specific features that should be taken into consideration, as described below.

- In addition to standard memories (internal Flash, internal SRAM, option bytes and system memory), the STM32L15xxx medium-density plus devices bootloader firmware supports Data Memory (8 Kbytes from 0x08080000 to 0x08081FFF). Refer to the PM0062 Programming manual for more information.
- Flash memory write operations are performed through a program memory half page write operation. The bootloader firmware manages half page write operations at non-aligned addresses. Consequently, all write operations must only be word-aligned (the address should be a multiple of 4). The number of data to be written must also be a multiple of 4 (non-aligned half page write addresses are accepted). Be aware of the duration needed for a write operation by referring to the product datasheet.
- Data memory can be read and written but cannot be erased using the Erase Command. When writing in a Data memory location, the bootloader firmware manages the erase operation of this location before any write. A write to Data memory must be word-aligned (address to be written should be a multiple of 4) and the number of data must also be a multiple of 4. To erase a Data memory location, you can write zeros at this location.
- Option byte

Address is 0x1FF80000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to the PM0062 programming manual for more details about protection levels.

- Read protect commands correspond to the Level 1 protection.
- Read unprotect commands corresponds to the Level 0 protection.
- Mass erase commands are not supported by the STM32L15xxx medium-density plus devices bootloader firmware. To perform a mass erase operation, two options are available.
  - Erase all sectors one by one using the Erase command.
  - Set the protection level to Level 1. Then, set it to Level 0 (using the Read protect command and then the Read Unprotect command). This operation results in a mass erase of the internal Flash memory (refer to the Programming Manual PM0062 for more details).

If the application is loaded into the Flash memory at an address different to 0x08000000, the vector table has to be relocated to start from the address where the application is loaded.

5/

# 12.5 Bootloader version

Table 28 lists the bootloader versions for the STM32L15xxx medium-density plus devices.

Table 28. STM32L15xxx medium-density plus bootloader versions

| Bootloader version number | Description                | Known limitations                                                                                                                                         |
|---------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| V4.0                      | Initial bootloader version | For the USART interface, two consecutive NACKs instead of 1 NACK are sent when a Read Memory or Write Memory command is sent and the RDP level is active. |

# 13 STM32F050x4 and STM32F050x6 device bootloader

Throughout this chapter, STM32F050xx refers to the STM32F050x4 and STM32F050x6 devices.

# 13.1 Bootloader configuration

The bootloader embedded in the STM32F050xx devices supports one serial interface: USART1 peripheral.

*Table 29* shows the required hardware resources of the STM32F050xx devices used by the bootloader in System memory boot mode.

Table 29. STM32F050xx configuration in System memory boot mode

| Bootloader            | Feature/Peripheral | State          | Comment                                                                                                                                                                                                   |  |  |
|-----------------------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                       | Clock Source       | HSI<br>Enabled | The System clock is equal to 24 MHz (using PLL clocked by HSI).  1 Flash Wait State.                                                                                                                      |  |  |
| Common to all         | RAM                | -              | 2 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                            |  |  |
| bootloaders           | System memory      | -              | 3 Kbytes starting from address 0x1FFFEC00 contain the bootloader firmware.                                                                                                                                |  |  |
|                       | IWDG               | -              | The independent watchdog (IWDG) prescaler is configured to its maximum value. It is periodically refreshed to prevent watchdog reset in case the hardware IWDG option was previously enabled by the user. |  |  |
| USART1                | USART1             | Enabled        | Once initialized, the USART1 configuration is 8-bits, even parity and 1 Stop bit.                                                                                                                         |  |  |
| bootloader (on        | USART1_RX pin      | Input          | PA10 pin: USART1 in reception mode.                                                                                                                                                                       |  |  |
| PA10/PA9)             | USART1_TX pin      | Output         | PA9 pin: USART1 in transmission mode.                                                                                                                                                                     |  |  |
|                       | USART1_RX (PA14)   | pin must be l  | kept at a high or low level during the detection phase.                                                                                                                                                   |  |  |
| USART1                | USART1             | Enabled        | Once initialized, the USART1 configuration is 8-bits, even parity and 1 Stop bit.                                                                                                                         |  |  |
| bootloader (on        | USART1_RX pin      | Input          | PA14 pin: USART1 in reception mode.                                                                                                                                                                       |  |  |
| PA14/PA15)            | USART1_TX pin      | Output         | PA15 pin: USART1 in transmission mode.                                                                                                                                                                    |  |  |
|                       | USART1_RX (PA10)   | pin must be l  | kept at a high or low level during the detection phase.                                                                                                                                                   |  |  |
| USART1<br>bootloaders | SysTick timer      | Enabled        | Used to automatically detect the serial baud rate from the host.                                                                                                                                          |  |  |

Note:

After the STM32F050x4 and STM32F050x6 devices have booted in bootloader mode, serial wire debug (SWD) communication is no longer possible until the system is reset. This is because the SWD uses the PA14 pin (SWCLK) which is already used by the bootloader (USART2\_RX).

### 13.2 Bootloader hardware requirements

The hardware required to put the STM32F050xx devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high while nBOOT1 bit in the option bytes (starting at address 0x1FFFF800) is set to value 1. The setting of this bit can be done through the STLINK utility or an equivalent tool.

To connect to the STM32F050xx devices during System memory boot mode, the following conditions have to be verified.

- The peripheral RX pins not used in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below:
  - If USART1 (PA10/PA9) is used to connect to the bootloader, the USART1\_RX (PA15) pin has to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART1 (PA14/PA15) is used to connect to the bootloader, the USART1\_RX (PA10) pin has to be kept at a high or low level and must not be left floating during the detection phase.
- The peripheral to be used has to be connected through an RS-232 serial interface (example, ST3232 RS-232 transceiver) which must be:
  - directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 (PA10/PA9) is used
  - directly connected to the USART1\_RX (PA15) and USART1\_TX (PA14) pins when USART1 (PA14/PA15) is used.
- The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used. As a result, the application can use these pins for other peripherals or GPIOs.

#### 13.3 Bootloader selection

The embedded bootloader of the STM32F050xx devices supports one peripheral interface, USART1. This peripheral interface mapping can be used to communicate with the bootloader and download the application code to the internal Flash memory.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripheral which are not used by this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 13.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1, connect the serial cable to the desired mapping. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto baudrate sequence and then enters a loop, waiting for any USART bootloader command.

*Figure 11* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

577



Figure 11. Bootloader selection for STM32F050xx devices

The bootloader of the STM32F050xx devices has some specific features that should be taken into consideration, as described below.

Option byte

Address is 0x1FFFF800. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to the RM0091 reference manual for more details about protection levels.

- Read protect commands correspond to the Level 1 protection.
- Read unprotect commands correspond to the Level 0 protection.
- Jump to user application.

If an application that uses interrupts has to be downloaded to the Flash memory address 0x08000000 by the bootloader firmware, then that application must at startup and before any interrupt is enabled, map the Flash memory by software to the address 0x00000000. This can be done by programming the MEM\_MODE bits of the SYSCFG\_CFGR1 register (refer to the RM0091 reference manual for more details about software memory mapping).

If the application is loaded into the Flash memory at an address different to 0x08000000, the vector table has to be relocated to start from the address where the application is loaded.

#### 13.5 Bootloader version

Table 30 lists the STM32F050xx bootloader versions.

Table 30. STM32F050xx bootloader versions

| Bootloader<br>version<br>number | Description                | Known limitations                                                                                                                                         |
|---------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| V1.0                            | Initial bootloader version | For the USART interface, two consecutive NACKs instead of 1 NACK are sent when a Read Memory or Write Memory command is sent and the RDP level is active. |

# 14 STM32F372xx and STM32F373xx device bootloader

Throughout this section, STM32F37xxx is used to refer to the STM32F372xx and STM32F373xx devices.

# 14.1 Bootloader configuration

The bootloader embedded in the STM32F37xxx devices supports three serial interfaces: USART1, USART2 and DFU (USB).

*Table 31* shows the required hardware resources of the STM32F37xxx devices used by the bootloader in System memory boot mode.

Table 31. STM32F37xxx configuration in System memory boot mode

| Bootloader                    | Feature/Peripheral | State       | Comment                                                                                                                                                                                                                              |
|-------------------------------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | RCC                | HSI enabled | At startup, the system clock frequency is configured to 48 MHz using the HSI. If an external clock (HSE) is not present, the system is kept clocked from the HSI.                                                                    |
|                               |                    | HSE enabled | The external clock can be used for all bootloader interfaces and should have one the following values 24, 18,16, 12, 9, 8, 6, 4, 3 MHz.  The PLL is used to generate the USB 48 MHz clock and the 48 MHz clock for the system clock. |
| Common to all bootloaders     |                    | -           | The clock security system (CSS) interrupt is enabled for the DFU bootloader. Any failure (or removal) of the external clock generates system reset.                                                                                  |
|                               | IWDG               | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                          |
|                               | System memory      | -           | 8 Kbytes starting from address<br>0x1FFFD800. This area contains the<br>bootloader firmware                                                                                                                                          |
|                               | RAM                | -           | 5 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                                                       |
| USART1 and USART2 bootloaders | SysTick timer      | Enabled     | Used to automatically detect the serial baud rate from the host for USARTx bootloader.                                                                                                                                               |

Table 31. STM32F37xxx configuration in System memory boot mode (continued)

| Bootloader        | Feature/Peripheral                                                                                                     | State                               | Comment                                                                                                               |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
|                   | USART1                                                                                                                 | Enabled                             | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                    |  |
| USART1 bootloader | USART1_RX pin                                                                                                          | Input                               | PA10 pin: USART1 in reception mode                                                                                    |  |
| USANTI boolloadei | USART1_TX pin                                                                                                          | Output                              | PA9 pin: USART1 in transmission mode                                                                                  |  |
|                   | USART2_RX (PD6), U<br>low level during the de                                                                          |                                     | B_DP (PA12) pins must be kept at a high or                                                                            |  |
|                   | USART2                                                                                                                 | Enabled                             | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit. The USART2 uses its remapped pins. |  |
| USART2 bootloader | USART2_RX pin                                                                                                          | Input                               | PD6 pin: USART2 in reception mode                                                                                     |  |
|                   | USART2_TX pin                                                                                                          | Output                              | PD5 pin: USART2 in transmission mode                                                                                  |  |
|                   | USART1_RX (PA10), USB_DM (PA11) and USB_DP (PA12) pins must be kept at a high or low level during the detection phase. |                                     |                                                                                                                       |  |
|                   | USB_DM pin                                                                                                             | Alternate function,                 | PA11: USB Send-Receive data line                                                                                      |  |
|                   | USB_DP pin                                                                                                             | automatically controlled by the USB | PA12: USB Send-Receive data line                                                                                      |  |
| DFU bootloader    | Interrupts                                                                                                             | Enabled                             | USB Low Priority interrupt vector is enabled and used for USB DFU communication.                                      |  |
|                   | USART1_RX (PA10) and USART2_RX (PD6) during the detection phase.                                                       |                                     | pins must be kept at a high or low level                                                                              |  |

There are two cases of operation:

- If HSE is present and has a value of 24, 18, 16, 12, 9, 8, 6, 4, or 3 MHz, the system clock is configured to 48 Mhz with HSE as clock source. The DFU interface, USART1 and USART2 are functional and can be used to communicate with the bootloader device.
- If HSE is not present, the HSI is kept as default clock source and only USART1 and USART2 are functional.

The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around the theoretical value), the bootloader might calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

### 14.2 Bootloader hardware requirements

The hardware required to put the STM32F37xxx devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high while nBOOT1 bit in the option bytes (starting at address 0x1FFFF800) is set to value 1. The setting of this bit can be done through the STLINK utility or an equivalent tool.

To connect to the STM32F37xxx devices during System memory boot mode, the following conditions have to be verified.

- The RX pin of the peripherals that are not used in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below.
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU (USB) is used to connect to the bootloader: the USART1\_RX (PA10) and USART2\_RX (PD6) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- For the DFU interface, a 1.5 K(+/- 5%) pull-up resistor must be connected to USB\_DP (PA12). For more information, refer to Universal Serial Bus Specification Revision 2.0, section 7.1.5.1.
- Connection to the peripheral should be done through:
  - an RS-232 serial interface (example, ST3232 RS-232 transceiver) which has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used.
  - a certified USB cable which has to be connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used. As a result, the application can use these pins for other peripherals or GPIOs. This is also applicable for USART2.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS-232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM32373C-EVAL board. For more details about this, refer to the "STM32373C-EVAL board user manual", available from the STMicroelectronics website (www.st.com).

### 14.3 Bootloader selection

The STM32F37xxx embedded bootloader supports three serial interfaces: USART1, USART2 and DFU (USB). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 14.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto baudrate sequence and then enters a loop, waiting for any USART bootloader command.

If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader enters a DFU bootloader loop waiting for any DFU bootloader command.

To use the USART bootloader, it is mandatory that no USB Host be connected to the USB peripheral during the selection phase (or in the case where the external clock is not present, even if a host is connected, the USB will never start). Once the USART bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except for the commands which generate a system reset. Once an interface is selected for the bootloader, the other interface is disabled. *Figure 12* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

577



Figure 12. Bootloader selection for STM32F37xxx devices

The bootloader of the STM32F37xxx devices has some specific features that should be taken into consideration, as described below.

Option byte

Address is 0x1FFFF800. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to the RM0313 reference manual for more details about protection levels.

- Read protect commands correspond to the Level 1 protection.
- Read unprotect commands correspond to the Level 0 protection.
- Jump to user application

If an application that uses interrupts has to be downloaded to the Flash memory address 0x08000000 by the bootloader firmware, then that application must at startup and before any interrupt is enabled, map the Flash memory by software to the address 0x00000000. This can be done by programming the MEM\_MODE bits of the SYSCFG\_CFGR1 register (refer to the RM0313 reference manual for more details about software memory mapping).

If the application is loaded into the Flash memory at an address different from 0x08000000, then the vector table has to be relocated to start from the address where the application is loaded.

### 14.5 Bootloader version

Table 32 lists the bootloader versions for the STM32F37xxx devices.

Table 32. STM32F37xxx bootloader versions

| Bootloader version number | Description                | Known limitations |
|---------------------------|----------------------------|-------------------|
| V4.1                      | Initial bootloader version | None              |

# 15 STM32F302xx and STM32F303xx device bootloader

Throughout this section, STM32F30xxx is used to refer to the STM32F302xx and STM32F303xx devices.

# 15.1 Bootloader configuration

The bootloader embedded in the STM32F30xxx devices supports three serial interfaces: USART1, USART2 and DFU (USB)

*Table 33* shows the required hardware resources of the STM32F30xxx devices used by the bootloader in System memory boot mode.

Table 33. STM32F30xxx configuration in System memory boot mode

| Bootloader                    | Feature/Peripheral | State       | Comment                                                                                                                                                                                                                              |
|-------------------------------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | RCC                | HSI enabled | At startup, the system clock frequency is configured to 48 MHz using the HSI. If an external clock (HSE) is not present, the system is kept clocked from the HSI.                                                                    |
|                               |                    | HSE enabled | The external clock can be used for all bootloader interfaces and should have one the following values 24, 18,16, 12, 9, 8, 6, 4, 3 MHz.  The PLL is used to generate the USB 48 MHz clock and the 48 MHz clock for the system clock. |
| Common to all bootloaders     |                    | -           | The clock security system (CSS) interrupt is enabled for the DFU bootloader. Any failure (or removal) of the external clock generates system reset.                                                                                  |
|                               | IWDG               | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                          |
|                               | System memory      | -           | 8 Kbytes starting from address<br>0x1FFFD800. This area contains the<br>bootloader firmware                                                                                                                                          |
|                               | RAM                | -           | 5 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                                                       |
| USART1 and USART2 bootloaders | SysTick timer      | Enabled     | Used to automatically detect the serial baud rate from the host for USARTx bootloader.                                                                                                                                               |

Table 33. STM32F30xxx configuration in System memory boot mode (continued)

| Bootloader        | Feature/Peripheral                                                                                                     | State                               | Comment                                                                                                               |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
|                   | USART1                                                                                                                 | Enabled                             | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                    |  |  |
| USART1 bootloader | USART1_RX pin                                                                                                          | Input                               | PA10 pin: USART1 in reception mode                                                                                    |  |  |
| USANTI boottoadei | USART1_TX pin                                                                                                          | Output                              | PA9 pin: USART1 in transmission mode                                                                                  |  |  |
|                   | USART2_RX (PD6), U<br>low level during the de                                                                          |                                     | B_DP (PA12) pins must be kept at a high or                                                                            |  |  |
|                   | USART2                                                                                                                 | Enabled                             | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit. The USART2 uses its remapped pins. |  |  |
| USART1 bootloader | USART2_RX pin                                                                                                          | Input                               | PD6 pin: USART2 in reception mode                                                                                     |  |  |
|                   | USART2_TX pin                                                                                                          | Output                              | PD5 pin: USART2 in transmission mode                                                                                  |  |  |
|                   | USART1_RX (PA10), USB_DM (PA11) and USB_DP (PA12) pins must be kept at a high or low level during the detection phase. |                                     |                                                                                                                       |  |  |
|                   | USB_DM pin                                                                                                             | Alternate function,                 | PA11: USB Send-Receive data line                                                                                      |  |  |
|                   | USB_DP pin                                                                                                             | automatically controlled by the USB | PA12: USB Send-Receive data line                                                                                      |  |  |
| DFU bootloader    | Interrupts                                                                                                             | Enabled                             | USB Low Priority interrupt vector is enabled and used for USB DFU communication.                                      |  |  |
|                   | USART1_RX (PA10) and USART2_RX (PD6) pins must be kept at a high or low level during the detection phase.              |                                     |                                                                                                                       |  |  |

There are two cases of operation:

- If HSE is present and has a value of 24, 18, 16, 12, 9, 8, 6, 4, or 3 MHz, the system clock is configured to 48 Mhz with HSE as clock source. The DFU interface, USART1 and USART2 are functional and can be used to communicate with the bootloader device.
- If HSE is not present, the HSI is kept as default clock source and only USART1 and USART2 are functional.

The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around the theoretical value), the bootloader might calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler was set to its maximum value by the bootloader).

### 15.2 Bootloader hardware requirements

The hardware required to put the STM32F30xxx devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high while nBOOT1 bit in the option bytes (starting at address 0x1FFFF800) is set to value 1. The setting of this bit can be done through the STLINK utility or an equivalent tool.

To connect to the STM32F30xxx devices during System memory boot mode, the following conditions have to be verified.

- The RX pin of the peripherals that are not used in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below.
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10),
     USB\_DM (PA11) and USB\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU (USB) is used to connect to the bootloader: the USART1\_RX (PA10) and USART2\_RX (PD6) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- For the DFU interface, a 1.5 K(+/- 5%) pull-up resistor must be connected to USB\_DP (PA12). For more information, refer to the Universal Serial Bus Specification Revision 2.0, section "7.1.5.1".
- Connection to the peripheral is to be performed through:
  - an RS-232 serial interface (example, ST3232 RS-232 transceiver) directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used.
  - a certified USB cable connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used. As a result, the application can use these pins for other peripherals or GPIOs. This is also applicable for USART2.

The user can control the BOOT0 and reset pins from a PC serial applet using the RS-232 serial interface which controls BOOT0 through the CTS line and reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM32303C-EVAL board. For more details about this, refer to the "STM32303C-EVAL board user manual", available from the STMicroelectronics website (www.st.com).

### 15.3 Bootloader selection

The STM32F30xxx embedded bootloader supports three serial interfaces: USART1, USART2 and DFU (USB). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 15.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baudrate sequence and then enters a loop, waiting for any USART bootloader command. If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader enters into a DFU bootloader loop waiting for any DFU bootloader command.

To use the USART bootloader, it is mandatory that no USB Host be connected to the USB peripheral during the selection phase (or in the case where the external clock is not present, even if a host is connected, the USB will never start). Once the USART bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except for the commands which generate a system reset. Once an interface is selected for the bootloader, the other interface is disabled. *Figure 13* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

577



Figure 13. Bootloader selection for STM32F30xxx devices

The bootloader of the STM32F30xxx devices has some specific features that should be taken into consideration, as described below.

Option byte

Address is 0x1FFFF800. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to the RM0316 reference manual for more details about protection levels.

- Read protect commands correspond to the Level 1 protection.
- Read unprotect commands correspond to the Level 0 protection.
- Jump to user application

If an application that uses interrupts has to be downloaded to the Flash memory address 0x08000000 by the bootloader firmware, that application must at startup and before any interrupt is enabled, map the Flash memory by software to the address 0x0000000. This can be done by programming the MEM\_MODE bits of the SYSCFG\_CFGR1 register (refer to the RM0316 reference manual for more details about software memory mapping).

If the application is loaded into the Flash memory at an address different to 0x08000000, the vector table has to be relocated to start from the address where the application is loaded.

### 15.5 Bootloader version

Table 34 lists the bootloader versions for the STM32F30xxx devices.

Table 34. STM32F30xxx bootloader versions

| Bootloader version number | Description                | Known limitations |
|---------------------------|----------------------------|-------------------|
| V4.1                      | Initial bootloader version | None              |

# 16 STM32F383xx device bootloader

Throughout this section, STM32F38xxx is used to refer to the STM32F383xx devices.

# 16.1 Bootloader configuration

The bootloader embedded in the STM32F38xxx devices supports three serial interfaces: USART1, USART2 and I2C1.

*Table 35* shows the required hardware resources of the STM32F38xxx devices used by the bootloader in System memory boot mode.

Table 35. STM32F38xxx configuration in System memory boot mode

| Bootloader                          | Feature/Peripheral                                                                   | State       | Comment                                                                                                                                                                                                                                 |
|-------------------------------------|--------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Common to all bootloaders           | RCC                                                                                  | HSI enabled | The system clock frequency is 8 MHz using the HSI.                                                                                                                                                                                      |
|                                     | IWDG                                                                                 | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user). Window feature is disabled. |
|                                     | System memory                                                                        | -           | 8 Kbytes starting from address<br>0x1FFFD800. This area contains the<br>bootloader firmware                                                                                                                                             |
|                                     | RAM                                                                                  | -           | 4 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                                                          |
|                                     | USART1                                                                               | Enabled     | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit                                                                                                                                                       |
| USART1                              | USART1_RX pin                                                                        | Input       | PA10 pin: USART1 in reception mode.                                                                                                                                                                                                     |
| bootloader                          | USART1_TX pin                                                                        | Output      | PA9 pin: USART1 in transmission mode.                                                                                                                                                                                                   |
|                                     | USART2_RX (PD6) pin must be kept at a high or low level during the detection phase.  |             |                                                                                                                                                                                                                                         |
| USART2<br>bootloader                | USART2                                                                               | Enabled     | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit. The USART2 uses its remapped pins.                                                                                                                   |
|                                     | USART2_RX pin                                                                        | Input       | PD6 pin: USART2 in reception mode.                                                                                                                                                                                                      |
|                                     | USART2_TX pin                                                                        | Output      | PD5 pin: USART2 in transmission mode.                                                                                                                                                                                                   |
|                                     | USART1_RX (PA10) pin must be kept at a high or low level during the detection phase. |             |                                                                                                                                                                                                                                         |
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                        | Enabled     | Used to automatically detect the serial baud rate from the host for USARTx bootloader.                                                                                                                                                  |

| Bootloader         | Feature/Peripheral                                                            | State         | Comment                                                                                                                                                     |
|--------------------|-------------------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C1<br>bootloader | I2C1                                                                          | Enabled       | I2C clock source is HSI. Once initialized, the I2C1 configuration is: I2C speed: 400 KHz, 7-bit address, slave mode, slave address: 0x6E, analog filter ON. |
|                    | I2C1_SCL pin                                                                  | Input/ Output | PB6 pin: I2C1 clock line is used in opendrain mode.                                                                                                         |
|                    | I2C1_SDA pin                                                                  | Input/ Output | PB7 pin: I2C1data line is used in opendrain mode.                                                                                                           |
|                    | USART1_RX (PA10) and USART2_RX (PD6) pins must be kept at a high or low level |               |                                                                                                                                                             |

Table 35. STM32F38xxx configuration in System memory boot mode (continued)

The system clock is derived from the embedded internal high-speed RC for the I2C1, USART1 and USART2 bootloaders. No external quartz is required in this case for the bootloader code.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in *Table 35*) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler has been previously set to its maximum value by the bootloader).

# 16.2 Bootloader hardware requirements

during the detection phase.

The hardware required to put the STM32F38xxx devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high while the nBOOT1 bit in the option bytes (starting at address 0x1FFF800) is set to 1. The setting of this bit can be done through the STLink utility or an equivalent tool.

To connect to the STM32F38xxx devices during System memory boot mode, the following conditions have to be verified.

- The RX pins of the peripherals unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below.
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6) pin has to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10) pin has
    to be kept at a high or low level and must not be left floating during the detection
    phase.
- Connection to the peripheral.
  - If the I2C1 is used to connect to the bootloader: an I2C interface (I2C Master) has to be directly connected to the I2C1\_SCL (PB6) and I2C1\_SDA (PB7) pins.
  - If the USART is used to connect to the bootloader: an RS-232 serial interface (example, ST3232 RS-232 transceiver) which must be:
    - -directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used.
    - -directly connected to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used.
- The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used. Therefore, the application can use these pins for other peripherals or GPIOs. The same is applicable to USART2.
- A 1.8 Kohm pull-up resistor has to be connected to both the SDA and SCL lines. This value is used to fix the timing register value.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS-232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM32373C-EVAL board. For more details about this, refer to the "STM32373C-EVAL board user manual", available from the STMicroelectronics website (www.st.com).

### 16.3 Bootloader selection

The embedded bootloader of the STM32F38xxx devices supports three peripheral interfaces: I2C1, USART1 and USART2. Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

To use the I2C bootloader on the I2C1 interface, connect the host master and the STM32 I2C1 slave target. The master and the STM32 target are connected together via the data (SDA) and clock (SCL) pins. Once the STM32 I2C interface recognizes its own address (0x6E) on the bus, the bootloader firmware enters an infinite loop and waits until it receives an I2C bootloader command.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto baudrate sequence and then enters into an infinite loop and waits until it receives a USART bootloader command.

Note that for the USART1 and USART2 interfaces, the maximum baudrate supported by the bootloader is 57600 baud.

Once one interface is selected for the bootloader, the other interface is disabled.

*Figure 14* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.





The bootloader of the STM32F38xxx devices has some specific features that should be taken into consideration, as described below.

Option byte

Address is 0x1FFFF800. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to the RM0313 reference manual for more details about protection levels.

- Read protect commands correspond to the Level 1 protection.
- Read unprotect commands correspond to the Level 0 protection.
- Jump to user application

If an application that uses interrupts has to be downloaded to the Flash memory address 0x08000000 by the bootloader firmware, then that application must at startup and before any interrupt is enabled, map the Flash memory by software to the address 0x00000000. This can be done by programming the MEM\_MODE bits of the SYSCFG\_CFGR1 register (refer to the RM0313 reference manual for more details about software memory mapping).

If the application is loaded into the Flash memory at an address different to 0x08000000, the vector table has to be relocated to start from the address where the application is loaded.

### 16.5 Bootloader version

Table 36 lists the bootloader versions for the STM32F38xxx devices.

Table 36. STM32F38xxx bootloader versions

| Bootloader version number | Description                | Known limitations                                                                                 |
|---------------------------|----------------------------|---------------------------------------------------------------------------------------------------|
| V5.0                      | Initial bootloader version | For USART1 and USART2 interfaces, the maximum baudrate supported by the bootloader is 57600 baud. |

# 17 STM32F313xx device bootloader

Throughout this section, STM32F31xxx is used to refer to the STM32F313xx devices.

# 17.1 Bootloader configuration

The bootloader embedded in the STM32F31xxx devices supports three serial interfaces: USART1, USART2 and I2C1.

*Table 37* shows the required hardware resources of the STM32F31xxx devices used by the bootloader in System memory boot mode.

Table 37. STM32F31xxx configuration in System memory boot mode

| Bootloader                          | Feature/Peripheral                                                                   | State       | Comment                                                                                                                                                                                                                                 |
|-------------------------------------|--------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Common to all bootloaders           | RCC                                                                                  | HSI enabled | The system clock frequency is 8 MHz using the HSI.                                                                                                                                                                                      |
|                                     | IWDG                                                                                 | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value and is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user). Window feature is disabled. |
|                                     | System memory                                                                        | -           | 8 Kbytes starting from address 0x1FFFD800. This area contains the bootloader firmware.                                                                                                                                                  |
|                                     | RAM                                                                                  | -           | 5 Kbytes starting from address 0x20000000 are used by the bootloader firmware.                                                                                                                                                          |
|                                     | USART1                                                                               | Enabled     | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                                      |
| USART1                              | USART1_RX pin                                                                        | Input       | PA10 pin: USART1 in reception mode.                                                                                                                                                                                                     |
| bootloader                          | USART1_TX pin                                                                        | Output      | PA9 pin: USART1 in transmission mode.                                                                                                                                                                                                   |
|                                     | USART2_RX (PD6) pin must be kept at a high or low level during the detection phase.  |             |                                                                                                                                                                                                                                         |
| USART2                              | USART2                                                                               | Enabled     | Once initialized, the USART2 configuration is: 8-bits, even parity and 1 Stop bit. The USART2 uses its remapped pins.                                                                                                                   |
| bootloader                          | USART2_RX pin                                                                        | Input       | PD6 pin: USART2 in reception mode.                                                                                                                                                                                                      |
|                                     | USART2_TX pin                                                                        | Output      | PD5 pin: USART2 in transmission mode.                                                                                                                                                                                                   |
|                                     | USART1_RX (PA10) pin must be kept at a high or low level during the detection phase. |             |                                                                                                                                                                                                                                         |
| USART1 and<br>USART2<br>bootloaders | SysTick timer                                                                        | Enabled     | Used to automatically detect the serial baud rate from the host for USARTx bootloader.                                                                                                                                                  |

| Bootloader         | Feature/Peripheral                                                                                        | State         | Comment                                                                                                                                                     |
|--------------------|-----------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C1<br>bootloader | 12C1                                                                                                      | Enabled       | I2C clock source is HSI. Once initialized, the I2C1 configuration is: I2C speed: 400 KHz, 7-bit address, slave mode, slave address: 0x6E, analog filter ON. |
|                    | I2C1_SCL pin                                                                                              | Input/ Output | PB6 pin: I2C1 clock line is used in opendrain mode.                                                                                                         |
|                    | I2C1_SDA pin                                                                                              | Input/ Output | PB7 pin: I2C1data line is used in opendrain mode.                                                                                                           |
|                    | USART1_RX (PA10) and USART2_RX (PD6) pins must be kept at a high or low level during the detection phase. |               |                                                                                                                                                             |

Table 37. STM32F31xxx configuration in System memory boot mode (continued)

The system clock is derived from the embedded internal high-speed RC for I2C1, USART1 and USART2 bootloaders. No external quartz is required in this case for the bootloader code.

After downloading the application binary, if you choose to execute the Go command, all peripheral registers used by the bootloader (shown in the above table) are initialized to their default reset values before jumping to the user application.

If the user application uses the IWDG, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler has been previously set to its maximum value by the bootloader).

# 17.2 Bootloader hardware requirements

The hardware required to put the STM32F31xxx devices into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high while the nBOOT1 bit in the option bytes (starting at address 0x1FFF800) is set to 1. The setting of this bit can be done through the STLink utility or an equivalent tool.

To connect to the STM32F31xxx devices during System memory boot mode, the following conditions have to be verified.

- The RX pins of the peripherals unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below.
  - If USART1 is used to connect to the bootloader: the USART2\_RX (PD6) pin has to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART2 is used to connect to the bootloader: the USART1\_RX (PA10) pin has
    to be kept at a high or low level and must not be left floating during the detection
    phase.
- Connection to the peripheral.
  - If I2C1 is used to connect to the bootloader: an I2C interface (I2C master) has to be directly connected to the I2C1\_SCL (PB6) and I2C1\_SDA (PB7) pins.
  - If the USART is used to connect to the bootloader: an RS-232 serial interface (for example, ST3232 RS-232 transceiver) which must be:
    - -directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used.
    - -directly connected to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used.
- The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used; therefore the application can use these pins for other peripherals or GPIOs. The same is applicable for USART2.
- A 1.8 Kohm pull-up resistor has to be connected to both the SDA and SCL lines. This value is used to fix the timing register value.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS-232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM32303C-EVAL board. For more details about this, refer to the "STM32303C-EVAL board user manual", available from the STMicroelectronics website (www.st.com).

#### 17.3 Bootloader selection

The embedded bootloader of the STM32F31xxx devices supports three peripheral interfaces: I2C1, USART1 and USART2. Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

To use the I2C bootloader on I2C1 interface, connect the host master and the STM32 I2C1 slave target. The master and the STM32 target are connected together via the data (SDA) and clock (SCL) pins. Once the STM32 I2C interface recognizes its own address (0x6E) on the bus, the bootloader firmware enters an infinite loop and waits until it receives an I2C bootloader command.

To use the USART bootloader on USART1 or USART2, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto baudrate sequence and then enters an infinite loop and waits until it receives a USART bootloader command.

Note that for the USART1 and USART2 interfaces, the maximum baudrate supported by the bootloader is 57600 baud.

Once one interface is selected for the bootloader, the other interface is disabled.

*Figure 15* shows the bootloader detection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

106/138



Figure 15. Bootloader selection for STM32F31xxx devices

Doc ID 13801 Rev 16

The bootloader of the STM32F31xxx devices has some specific features that should be taken into consideration.

Option byte

Address is 0x1FFFF800. They allow three levels of protection:

- Level 0
- Level 1
- Level 2

Refer to the RM0313 reference manual for more details about protection levels.

- Read protect commands correspond to the Level 1 protection.
- Read unprotect commands correspond to the Level 0 protection.
- Jump to user application

If an application that uses interrupts has to be downloaded to the Flash memory address 0x08000000 by the bootloader firmware, then that application must at startup and before any interrupt is enabled, map the Flash memory by software to the address 0x00000000. This can be done by programming the MEM\_MODE bits of the SYSCFG\_CFGR1 register (refer to the RM0313 reference manual for more details about software memory mapping).

If the application is loaded into the Flash memory at an address different to 0x08000000, the vector table has to be relocated to start from the address where the application is loaded.

### 17.5 Bootloader version

Table 38 lists the bootloader versions for the STM32F31xxx devices.

Table 38. STM32F31xxx bootloader versions

| Bootloader version number | Description                | Known limitations                                                                                 |
|---------------------------|----------------------------|---------------------------------------------------------------------------------------------------|
| V5.0                      | Initial bootloader version | For USART1 and USART2 interfaces, the maximum baudrate supported by the bootloader is 57600 baud. |

# 18 STM32F427xx and STM32F437xx device bootloader

Throughout this section, STM32F427xx/437xx is used to refer to the STM32F427xx and STM32F437xx devices.

# 18.1 Bootloader configuration

The bootloader embedded in the STM32F427xx/437xx devices supports four serial peripherals: USART1, USART3, CAN2 and DFU (USB FS device).

*Table 39* shows the required hardware resources of the STM32F427xx/437xx devices used by the bootloader in System memory boot mode.

Table 39. STM32F427xx/437xx configuration in System memory boot mode

| Bootloader                | Feature/Peripheral | State       | Comment                                                                                                                                                                                                                                                                |
|---------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | RCC                | HSI enabled | The system clock is equal to 24 MHz using the PLL.  The HSI clock source is used at startup (interface detection phase) and when USARTx interfaces are selected (once CAN or DFU bootloader is selected, the clock source will be derived from external crystal).      |
|                           |                    | HSE enabled | The system clock is equal to 60 MHz.  The HSE clock source is used only when the CAN or the DFU (USB FS Device) interfaces are selected.  The external clock must provide a frequency multiple of 1 MHz and ranging from 4 MHz to 26 MHz.                              |
| Common to all bootloaders |                    | -           | The Clock Security System (CSS) interrupt is enabled for the CAN and DFU bootloaders. Any failure (or removal) of the external clock generates system reset.                                                                                                           |
|                           | RAM                | -           | 8 Kbytes starting from address 0x20000000 are used by the bootloader firmware                                                                                                                                                                                          |
|                           | System memory      | -           | 30424 bytes starting from address 0x1FFF0000, contain the bootloader firmware                                                                                                                                                                                          |
|                           | IWDG               | -           | The independent watchdog (IWDG) prescaler is configured to its maximum value. It is periodically refreshed to prevent watchdog reset (in case the hardware IWDG option was previously enabled by the user).                                                            |
|                           | Power              | -           | Voltage range is set to [1.8V, 2.1V]. The voltage range can be configured in run time using bootloader commands. Note that in this range internal Flash write operations are allowed only in byte format (Half-Word, Word and Double-Word operations are not allowed). |

Table 39. STM32F427xx/437xx configuration in System memory boot mode (continued)

| Bootloader                          | Feature/Peripheral                                                                                                                                               | State   | Comment                                                                                                                                                                                                            |  |  |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                     | USART1                                                                                                                                                           | Enabled | Once initialized, the USART1 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                 |  |  |  |
| USART1                              | USART1_RX pin                                                                                                                                                    | Input   | PA10 pin: USART1 in reception mode                                                                                                                                                                                 |  |  |  |
| bootloader                          | USART1_TX pin                                                                                                                                                    | Output  | PA9 pin: USART1 in transmission mode                                                                                                                                                                               |  |  |  |
|                                     |                                                                                                                                                                  |         | c11), CAN2_RX (PB05), OTG_FS_DM (PA11) and at a high or low level during the detection phase.                                                                                                                      |  |  |  |
|                                     | USART3                                                                                                                                                           | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                 |  |  |  |
| USART3<br>bootloader (on            | USART3_RX pin                                                                                                                                                    | Input   | PB11 pin: USART3 in reception mode                                                                                                                                                                                 |  |  |  |
| PB10/PB11)                          | USART3_TX pin                                                                                                                                                    | Output  | PB10pin: USART3 in transmission mode                                                                                                                                                                               |  |  |  |
| ,                                   |                                                                                                                                                                  |         | c11), CAN2_RX (PB05), OTG_FS_DM (PA11) and at a high or low level during the detection phase.                                                                                                                      |  |  |  |
|                                     | USART3                                                                                                                                                           | Enabled | Once initialized, the USART3 configuration is: 8-bits, even parity and 1 Stop bit.                                                                                                                                 |  |  |  |
| USART3                              | USART3_RX pin                                                                                                                                                    | Input   | PC11 pin: USART3 in reception mode                                                                                                                                                                                 |  |  |  |
| bootloader (on PC10/PC11)           | USART3_TX pin                                                                                                                                                    | Output  | PC10pin: USART3 in transmission mode                                                                                                                                                                               |  |  |  |
| ,                                   |                                                                                                                                                                  |         | at a high or low level during the detection phase.                                                                                                                                                                 |  |  |  |
| USART1 and<br>USART3<br>bootloaders | SysTick timer                                                                                                                                                    | Enabled | Used to automatically detect the serial baud rate from the host for USARTx bootloaders.                                                                                                                            |  |  |  |
|                                     | CAN2                                                                                                                                                             | Enabled | Once initialized, the CAN2 configuration is: Baudrate 125 kbps, 11-bit identifier.  Note: CAN1 is clocked during CAN2 bootloader execution because STM32F4xx CAN1 manages the communication between CAN2 and SRAM. |  |  |  |
| CAN2 bootloader                     | CAN2_RX pin                                                                                                                                                      | Input   | PB05 pin: CAN2 in reception mode                                                                                                                                                                                   |  |  |  |
|                                     | CAN2_TX pin                                                                                                                                                      | Output  | Output PB13pin: CAN2 in transmission mode                                                                                                                                                                          |  |  |  |
|                                     | USART1_RX (PA10), USART3_RX (PB11), USART3_RX (PC11), OTG_FS_DM (PA11) and OTG_FS_DP (PA12) pins must be kept at a high or low level during the detection phase. |         |                                                                                                                                                                                                                    |  |  |  |

Table 39. STM32F427xx/437xx configuration in System memory boot mode (continued)

| Bootloader     | Feature/Peripheral                                                                                                                           | State   | Comment                                                                                                                      |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------|--|--|
|                | USB_OTG_FS E                                                                                                                                 |         | USB OTG FS configured in Forced Device mode. USB_OTG_FS interrupt vector is enabled and used for USB DFU communications.     |  |  |
|                | USB_OTG_FS_DM<br>pin                                                                                                                         | Input   | PA11 pin: USB OTG FS DM line                                                                                                 |  |  |
| DFU bootloader | USB_OTG_FS_DP<br>pin                                                                                                                         | Output  | PA12pin: USB OTG FS DP line                                                                                                  |  |  |
|                | USART1_RX (PA10), USART3_RX (PB11), USART3_RX (PC11) and CAN2_RX (PB05) pins must be kept at a high or low level during the detection phase. |         |                                                                                                                              |  |  |
|                |                                                                                                                                              |         | This timer is used to determine the value of the external clock frequency.                                                   |  |  |
|                | TIM11                                                                                                                                        | Enabled | Once the external clock frequency is determined, the RCC system is configured to operate at 60 MHz system clock (using PLL). |  |  |

Note:

For the DFU interface, the external clock source (HSE) is required for USB operations. The detection of the HSE value is done by the bootloader firmware and is based on the internal oscillator clock (HSI). Thus, when due to temperature or other conditions, the internal oscillator precision is altered above the tolerance band (1% around the theoretical value), the bootloader may calculate a wrong HSE frequency value. In this case, the bootloader DFU interface might dysfunction or might not work at all.

The system clock is derived from the embedded internal high-speed RC for USARTx bootloaders. No external quartz is required in this case for the bootloader code. This internal clock is also used for the CAN and DFU (USB FS device) but only for the selection phase. An external clock multiple of 1 MHz (between 4 and 26 MHz) is required for CAN and DFU bootloader execution after the selection phase.

The CAN and DFU bootloaders implement an external clock detection mechanism allowing to determine the value of the external clock using the internal high-speed RC and TIM11 timer. The accuracy of this mechanism allows to detect only those frequencies that are multiples of 1 MHz and ranging from 4 to 26 MHz. Any other value is not supported and will result in unexpected behavior of the bootloader.

After downloading the application binary, if you choose to execute the Go command, the peripheral registers used by the bootloader (shown in the above table) are not initialized to their default reset values before jumping to the user application. They should be reconfigured in the user application if they are used. Therefore, if the IWDG is being used in the application, the IWDG prescaler value has to be adapted to meet the requirements of the application (since the prescaler has been previously set to its maximum value by the bootloader).

## 18.2 Bootloader hardware requirements

The hardware required to put the STM32F427xx/437xx into System memory boot mode consists of any circuitry, switch or jumper, capable of holding the BOOT0 pin high and the BOOT1 pin low during reset.

To connect to the STM32F427xx/437xx during System memory boot mode, the following conditions have to be verified.

- The RX pins of the peripheral unused in this bootloader have to be kept at a known (low or high) level, and should not be left floating during the detection phase as described below.
  - If USART1 is used to connect to the bootloader: the USART3\_RX (PC11 and PB11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PB10/PB11) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11), CAN2\_RX (PB05), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) have to be kept at a high or low level and must not be left floating during the detection phase.
  - If USART3 (on PC10/PC11) is used to connect to the bootloader: the
     USART1\_RX (PA10), USART3\_RX pin (PB11), CAN2\_RX (PB05), OTG\_FS\_DM
     (PA11) and OTG\_FS\_DP (PA12) have to be kept at a high or low level and must
     not be left floating during the detection phase.
  - If CAN2 is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11 and PB11), OTG\_FS\_DM (PA11) and OTG\_FS\_DP (PA12) pins have to be kept at a high or low level and must not be left floating during the detection phase.
  - If DFU (USB FS device) is used to connect to the bootloader: the USART1\_RX (PA10), USART3\_RX (PC11 and PB11) and CAN2\_RX (PB05) pins have to be kept at a high or low level and must not be left floating during the detection phase.
- Connection to the peripheral.
  - An RS-232 serial interface (for example, ST3232 RS-232 transceiver) has to be directly connected to the USART1\_RX (PA10) and USART1\_TX (PA9) pins when USART1 is used, or to the USART2\_RX (PD6) and USART2\_TX (PD5) pins when USART2 is used.
  - A CAN interface (CAN transceiver) has to be directly connected to the CAN2\_RX (PB5) and CAN2\_TX (PB13) pins.
  - A certified USB cable has to be connected to the microcontroller (optionally an ESD protection circuitry can be used).

The USART1\_CK, USART1\_CTS and USART1\_RTS pins are not used, therefore the application can use these pins for other peripherals or GPIOs. The same note is applicable for USART3.

The user can control the BOOT0 and Reset pins from a PC serial applet using the RS-232 serial interface which controls BOOT0 through the CTS line and Reset through the DCD line. The user must use a full null modem cable. The necessary hardware to implement for this control exists in the STM324x7I\_EVAL board. For more details about this, refer to the STM324x7I\_EVAL board user manual, available from the STMicroelectronics website (www.st.com).

#### 18.3 Bootloader selection

The STM32F427xx/437xx embedded bootloader supports three peripheral interfaces: USART1, USART3 (on PB10/PB11 and PC10/PC11), CAN2 and DFU (USB FS device). Any one of these peripheral interfaces can be used to communicate with the bootloader and download the application code to the internal Flash.

The embedded bootloader firmware is able to auto-detect the peripheral interface to be used. In an infinite loop, it detects any communication on the supported bootloader interfaces.

Note:

The RX pins of the peripherals not used in this bootloader must be kept at a known (low or high) level and should not be left floating during the detection phase as described below. Refer to Section 18.2: Bootloader hardware requirements for more information.

To use the USART bootloader on USART1 or USART3, connect the serial cable to the desired interface. Once the bootloader detects the data byte 0x7F on this interface, the bootloader firmware executes the auto-baud rate sequence and then enters a loop, waiting for any USART bootloader command.

To use the CAN2 interface, connect the CAN cable to CAN2. Once the bootloader detects a frame on the CAN2\_RX pin (PB5), the bootloader firmware enters a CAN loop and starts to determine the external clock frequency value.

The supported HSE frequencies are multiples of 1 MHz ranging from 4 to 26 MHz. Any other values lead to unexpected behavior, the CAN bootloader firmware enters an infinite loop and waits until it receives a message. If the external clock is not present, a system reset is generated.

If a USB cable is plugged into the microcontroller's USB interface at any time during the bootloader firmware selection sequence, the bootloader enters the DFU bootloader loop waiting for any DFU bootloader command.

To use the USART or the CAN bootloader, it is mandatory that no USB Host be connected to the USB peripheral during the selection phase. Once the USART or CAN bootloader is selected, the user can plug a USB cable without impacting the selected bootloader execution except commands which generate a system reset.

Once one interface is selected for the bootloader, all other interfaces are disabled.

*Figure 16* shows the bootloader selection mechanism. More details are provided in the sections corresponding to each peripheral bootloader.

4



Figure 16. Bootloader selection for STM32F427xx/437xx devices

## 18.4 Important considerations

The STM32F427xx/437xx bootloader has some specific features that should be taken into consideration.

- In addition to standard memories (internal Flash, internal SRAM, option bytes and System memory), the STM32F427xx/437xx device bootloader firmware supports OTP memory (528 bytes from 0x1FFF7800 to 0x1FFF7A0F).
- The OTP memory can be read and written but cannot be erased using the Erase command. When writing to an OTP memory location, make sure that the relative protection bit (in the last 16 bytes of the OTP memory) is not reset.
- Option bytes

Their address is 0x1FFFC000 and 0x1FFEC000. They allow three levels of protection:

- Level 0
- Level 1
- Level 2
- Read protect commands correspond to Level 1 protection.
- Read unprotect commands correspond to Level 0 protection.
- A mass erase command on the STM32F427xx/437xx takes longer than on other STM32 devices due to their memory density. Make sure that the timeout used by your host interface to wait for an acknowledge event after sending a Mass erase command is sufficient.
- Voltage range configuration

The voltage range can be updated on the fly by the bootloader software. The voltage range is set to its default value at each bootloader software startup (after a system reset or jump to the bootloader code). The bootloader software allows modifying this parameter through a virtual memory location. This memory location is not physical but can be read and written using usual bootloader read/write operations according to the protocol in use (USART,CAN or DFU). This memory location contains 4 bytes which are described in *Table 40*. It can be accessed by 1, 2, 3 or 4 bytes. However, the reserved bytes should remain at their default values (0xFF), otherwise the request will be NACKed.

**Address** Size **Description** This byte controls the current value of the voltage range. 0x00: voltage range [1.8 V, 2.1 V] 0x01: voltage range [2.1 V, 2.4 V] 0x02: voltage range [2.4 V, 2.7 V] 0x03: voltage range [2.7 V, 3.6 V] 0xFFFF0000 1 byte 0x04: voltage range [2.7 V, 3.6 V] and double word write/erase operation is used. In this case it is mandatory to supply 9 V through the VPP pin (refer to the PM0081 for more details about the double-word write procedure). Other: all other values are not supported and will be NACKed. Reserved. 0xFF: default value. 0xFFFF0001 1 byte Other: all other values are not supported and will be NACKed. Reserved. 0xFF: default value. 0xFFFF0002 1 byte Other: all other values are not supported and will be

Table 40. STM32F427xx/437xx voltage range configuration using the bootloader

If the application is loaded into the Flash memory at an address different to 0x08000000, then the vector table has to be relocated to start from the address where the application is loaded.

0xFF: default value.

Other: all other values are not supported and will be

NACKed. Reserved.

NACKed.

#### 18.5 Bootloader version

0xFFFF0003

Table 41 shows the STM32F427xx/437xx bootloader version.

1 byte

Table 41. STM32F427xx/437xx bootloader version

| Bootloader<br>version<br>number | Description                 | Known limitations                                                                                                                                         |
|---------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| V3.0                            | Initial bootloader version. | For the USART interface, two consecutive NACKs instead of 1 NACK are sent when a Read Memory or Write Memory command is sent and the RDP level is active. |

# 19 Device-dependent bootloader parameters

The bootloader protocol's command set and sequences for each serial peripheral (USART, CAN, USB and I<sup>2</sup>C) are the same for all STM32 devices. Some parameters, however, are device-dependent. For a few commands, the value of some parameters may depend on the device used. These parameters are listed below:

- PID (product ID), which changes with the device
- Valid memory addresses (RAM, Flash memory, System memory, option byte area) accepted by the bootloader when the Read Memory, Go and Write Memory commands are accepted.
- Size of the Flash memory sector used when executing the Write Protect command.

The table below shows the values of these parameters for each STM32 device bootloader in production.

Table 42. Bootloader device-dependent parameters

| STM32 family | Device                           | Product<br>(device)<br>ID | RAM memory                        | Flash<br>memory                   | Flash<br>sector<br>size           | Option byte area           | System<br>memory           |
|--------------|----------------------------------|---------------------------|-----------------------------------|-----------------------------------|-----------------------------------|----------------------------|----------------------------|
|              | Low-density                      | 0x412                     | 0x20000200<br>up to<br>0x20002800 | 0x08000000<br>up to<br>0x08008000 | 4 KB<br>(4 pages of<br>1 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFF000 -<br>0x1FFFF800 |
|              | Medium-<br>density               | 0x410                     | 0x20000200<br>up to<br>0x20005000 | 0x08000000<br>up to<br>0x08020000 | 4 KB<br>(4 pages of<br>1 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFF000 -<br>0x1FFFF800 |
|              | High-density                     | 0x414                     | 0x20000200<br>up to<br>0x20010000 | 0x08000000<br>up to<br>0x08080000 | 4 KB<br>(2 pages of<br>2 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFF000 -<br>0x1FFFF800 |
| F1           | Connectivity                     | 0x418                     | 0x20001000<br>up to<br>0x20010000 | 0x08000000<br>up to<br>0x08040000 | 4 KB<br>(2 pages of<br>2 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFB000 -<br>0x1FFFF800 |
|              | Medium-<br>density value<br>line | 0x420                     | 0x20000200<br>up to<br>0x20002000 | 0x08000000<br>up to<br>0x08020000 | 4 KB<br>(4 pages of<br>1 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFF000 -<br>0x1FFFF800 |
|              | High-density value line          | 0x428                     | 0x20000200<br>up to<br>0x20008000 | 0x08000000<br>up to<br>0x08080000 | 4 KB<br>(2 pages of<br>2 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFF000 -<br>0x1FFFF800 |
|              | XL-density                       | 0x430                     | 0x20000800<br>up to<br>0x20018000 | 0x08000000<br>up to<br>0x08100000 | 4 KB<br>(2 pages of<br>2 KB each) | 0x1FFFF800 -<br>0x1FFFF80F | 0x1FFFE000 -<br>0x1FFFF800 |

Table 42. Bootloader device-dependent parameters (continued)

| STM32 family | Device                                    | Product<br>(device)<br>ID | RAM memory                        | Flash<br>memory                   | Flash<br>sector<br>size                           | Option byte area                                       | System<br>memory           |
|--------------|-------------------------------------------|---------------------------|-----------------------------------|-----------------------------------|---------------------------------------------------|--------------------------------------------------------|----------------------------|
|              | Medium-<br>density<br>ultralow power      | 0x416                     | 0x20000800<br>up to<br>0x20004000 | 0x08000000<br>up to<br>0x08020000 | 4 KB (16<br>pages of<br>256 bytes<br>each)        | 0x1FF80000 -<br>0x1FF80010                             | 0x1FF00000 -<br>0x1FF01000 |
| L1           | High-density ultralow power               | 0x436                     | 0x20001000<br>up to<br>0x2000C000 | 0x08000000<br>up to<br>0x08060000 | 4 KB<br>(16 pages<br>of 256 bytes<br>each)        | 0x1FF80000-<br>0x1FF80020                              | 0x1FF00000-<br>0x1FF02000  |
|              | Medium-<br>density plus<br>ultralow power | 0x427                     | 0x20001000<br>up to<br>0x20008000 | 0x08000000<br>up to<br>0x08040000 | 4 KB<br>(16 pages<br>of 256 bytes<br>each)        | 0x1FF80000 -<br>0x1FF80020                             | 0x1FF00000 -<br>0x1FF02000 |
| F2           | STM32F2xxxx                               | 0x411                     | 0x20002000<br>up to<br>0x20020000 | 0x08000000<br>up to<br>0x08100000 | 12 sectors<br>(4x16 KB,<br>1x64 KB,<br>7x128 KB)  | 0x1FFFC000-<br>0x1FFFC00F                              | 0x1FFF0000 -<br>0x1FFF77FF |
| F0           | STM32F051xx                               | 0x440                     | 0x20000800<br>up to<br>0x20002000 | 0x08000000<br>up to<br>0x08010000 | 4 KB<br>(4 pages of<br>1 KB each)                 | 0x1FFFF800 -<br>0x1FFFF80B                             | 0x1FFFEC00 -<br>0x1FFFF800 |
| 10           | STM32F050xx                               | 0x440                     | 0x20000800<br>up to<br>0x20002000 | 0x08000000<br>up to<br>0x08010000 | 4 KB<br>(4 pages of<br>1 KB each)                 | 0x1FFFF800 -<br>0x1FFFF80B                             | 0x1FFFEC00 -<br>0x1FFFF800 |
| F4           | STM32F40xxx/<br>41xxx                     | 0x413                     | 0x20002000<br>up to<br>0x20020000 | 0x08000000<br>up to<br>0x08100000 | 12 sectors<br>(4x16 KB,<br>1x64 KB,<br>7x128 KB)  | 0x1FFFC000-<br>0x1FFFC00F                              | 0x1FFF0000 -<br>0x1FFF77FF |
| 14           | STM32F427xx/<br>437xx                     | 0x419                     | 0x20002000<br>up to<br>0x20030000 | 0x08000000<br>up to<br>0x08200000 | 24 sectors<br>(8x16 KB,<br>2x64 KB,<br>14x128 KB) | 0x1FFFC000-<br>0x1FFFC00F<br>0x1FFEC000-<br>0x1FFEC00F | 0x1FFF0000 -<br>0x1FFF77FF |
|              | STM32F37xxx                               | 0x432                     | 0x20001400<br>up to<br>0x20008000 | 0x08000000<br>up to<br>0x08040000 | 4 KB<br>(2 pages of<br>2 KB each)                 | 0x1FFFF800 -<br>0x1FFFF80F                             | 0x1FFFD800 -<br>0x1FFFF7FF |
| F3           | STM32F30xxx                               | 0x422                     | 0x20001400<br>up to<br>0x2000A000 | 0x08000000<br>up to<br>0x08040000 | 4 KB<br>(2 pages of<br>2 KB each)                 | 0x1FFFF800 -<br>0x1FFFF80F                             | 0x1FFFD800 -<br>0x1FFFF7FF |
|              | STM32F38xxx                               | 0x432                     | 0x20001000<br>up to<br>0x20008000 | 0x08000000<br>up to<br>0x08040000 | 4 KB<br>(2 pages of<br>2 KB each)                 | 0x1FFFF800 -<br>0x1FFFF80F                             | 0x1FFFD800 -<br>0x1FFFF7FF |
|              | STM32F31xxx                               | 0x422                     | 0x20001400<br>up to<br>0x2000A000 | 0x08000000<br>up to<br>0x08040000 | 4 KB<br>(2 pages of<br>2 KB each)                 | 0x1FFFF800 -<br>0x1FFFF80F                             | 0x1FFFD800 -<br>0x1FFFF7FF |

## 20 Bootloader timing characteristics

This section presents the main startup timings of the bootloader firmware depending on products. They can be used to set up the connection timeout, that is how long the host waits before synchronization with the bootloader is established.

Three types of timings will be described herein:

- Hardware-dependent timings relative to product and directly extracted from the product datasheet.
- Communication-dependent timings relative to the baudrate and data traffic on the bus.
   These timings depend only on the communication interface configuration and on the host behavior.
- Bootloader software-dependent timings relative to bootloader software operations.

All the timings described in his section are expressed in milliseconds (ms) except when otherwise specified.

## 20.1 USART bootloader timing characteristics

Two main timings need to be considered for host operations when using the USART bootloader:

Timing A

After bootloader reset, this timing corresponds to the time during which the host waits before sending the synchronization data (0x7F) to properly configure the bootloader baudrate detection. This timing will be referred to as **A** throughout this section.

Timing B

After sending the synchronization data (0x7F), this timing corresponds to the time during which the host waits before receiving the first acknowledge response (meaning that the bootloader is ready to receive and execute host commands). This timing will be referred to as **B** throughout this section.

A and B timings are composed of different sub-timings as described in Figure 17.



Figure 17. USART bootloader timing waveforms

The timing values for each product are listed in *Table 43*, *Table 44*, *Table 45*, *Table 46*, *Table 47*, *Table 48*, *Table 49*, *Table 50*, and *Table 51*.

Table 43. USART bootloader timings for low/medium/high-density and value line devices

| Time | Description                    | Min      | Max    | Unit |
|------|--------------------------------|----------|--------|------|
| а    | Reset temporization            | 1        | 4.5    | ms   |
| b    | HSI oscillator startup time    | 0.001    | 0.002  | ms   |
| С    | Bootloader firmware operations | 0.004    | -      | ms   |
| d    | PLL Lock time                  | 0.2      | -      | ms   |
| е    | Bootloader firmware operations | 0.002    | -      | ms   |
| f    | One USART byte sending period  | 0.078125 | 7.5    | ms   |
| g    | Bootloader firmware operations | 0.002    | -      | ms   |
| Α    | Time = $a + b + c + d + e$     | 1.207    | 4.708  | ms   |
| В    | Time = (2 x f) + g             | 0.15825  | 15.002 | ms   |

Table 44. USART bootloader timings for XL-density line devices

| Time | Description                    | Min      | Max    | Unit |
|------|--------------------------------|----------|--------|------|
| а    | Reset temporization            | 1        | 4.5    | ms   |
| b    | HSI oscillator startup time    | 0.001    | 0.002  | ms   |
| С    | Bootloader firmware operations | 0.02     | -      | ms   |
| d    | PLL Lock time                  | 0.2      | -      | ms   |
| е    | Bootloader firmware operations | 0.006    | -      | ms   |
| f    | One USART byte sending period  | 0.078125 | 7.5    | ms   |
| g    | Bootloader firmware operations | 0.006    | -      | ms   |
| А    | Time = $a + b + c + d + e$     | 1.227    | 4.728  | ms   |
| В    | Time = (2 x f) + g             | 0.16225  | 15.006 | ms   |

Table 45. USART bootloader timings for connectivity line devices (PA9 pin low)

| Time | Description                    | Min      | Max    | Unit |  |
|------|--------------------------------|----------|--------|------|--|
| а    | Reset temporization            | 1        | 4.5    | ms   |  |
| b    | HSI oscillator startup time    | 0.001    | 0.002  | ms   |  |
| С    | Bootloader firmware operations | 0.025    | -      | ms   |  |
| d    | PLL Lock time                  | 0.35     | -      | ms   |  |
| е    | Bootloader firmware operations | 0.02     | -      | ms   |  |
| f    | One USART byte sending period  | 0.078125 | 7.5    | ms   |  |
| g    | Bootloader firmware operations | 0.007    | -      | ms   |  |
| А    | Time = a + b + c + d + e       | 1.396    | 4.897  | ms   |  |
| В    | $Time = (2 \times f) + g$      | 0.16325  | 15.007 | ms   |  |

For connectivity line devices, PA9 pin (USB\_VBUS) is used to detect the USB host connection. The initialization of USB peripheral is performed only if PA9 is high at detection phase which means that a host is connected to the port and delivering 5 V on the USB bus. When PA9 level is high at detection phase, more time is required to initialize and shutdown the USB peripheral.

To minimize bootloader detection time for connectivity line devices when PA9 pin is not used, keep PA9 state low during detection phase from the moment the device is reset till a device ACK is sent.

Table 46. USART bootloader timings for connectivity line devices (PA9 high)

| Time | Description                    | Min      | Max     | Unit |
|------|--------------------------------|----------|---------|------|
| а    | Reset temporization            | 1        | 4.5     | ms   |
| b    | HSI oscillator startup time    | 0.001    | 0.002   | ms   |
| С    | Bootloader firmware operations | 0.025    | -       | ms   |
| d    | PLL Lock time                  | 0.35     | -       | ms   |
| е    | Bootloader firmware operations | 523      | -       | ms   |
| f    | One USART byte sending period  | 0.078125 | 7.5     | ms   |
| g    | Bootloader firmware operations | 105      | -       | ms   |
| А    | Time = a + b + c + d + e       | 524.376  | 527.877 | ms   |
| В    | Time = (2 x f) + g             | 105.1563 | 120     | ms   |

Table 47. USART bootloader timings for medium-density ultralow power devices

| Time | Description                       | Min      | Max    | Unit |
|------|-----------------------------------|----------|--------|------|
| а    | Reset temporization               | 0.4      | 1.6    | ms   |
| b    | MSI oscillator stabilization time | -        | 0.04   | ms   |
| С    | Bootloader firmware operations    | 0.064    | -      | ms   |
| d    | HSI oscillator startup time       | 0.0037   | 0.006  | ms   |
| е    | Bootloader firmware operations    | 0.034    | -      | ms   |
| f    | One USART byte sending period     | 0.078125 | 7.5    | ms   |
| g    | Bootloader firmware operations    | 0.008    | -      | ms   |
| А    | Time = a + b + c + d + e          | 0.5417   | 1.744  | ms   |
| В    | $Time = (2 \times f) + g$         | 0.16425  | 15.008 | ms   |

Table 48. USART bootloader timings for high-density ultralow power devices

| Time | Description                       | Min      | Max     | Unit |
|------|-----------------------------------|----------|---------|------|
| а    | Reset Temporization               | 0.4      | 1.6     | ms   |
| b    | MSI oscillator stabilization time |          | 0.07    | ms   |
| С    | Bootloader firmware operations    | 0.058    |         | ms   |
| d    | HSI oscillator startup time       |          | 0.006   | ms   |
| е    | Bootloader firmware operations    | 0.174    |         | ms   |
| f    | One USART byte sending period     | 0.078125 | 7.5     | ms   |
| g    | Bootloader firmware operations    | 0.0078   |         | ms   |
| А    | Time = a + b + c + d + e          | 0.708    | 1.908   | ms   |
| В    | $Time = (2 \times f) + g$         | 0.16405  | 15.0078 | ms   |

Table 49. USART bootloader timings for STM32F2xxxx devices

| Time | Description                    | Min      | Max    | Unit |
|------|--------------------------------|----------|--------|------|
| а    | Reset temporization            | 0.5      | 3.0    | ms   |
| b    | HSI oscillator startup time    | 0.0022   | 0.004  | ms   |
| С    | Bootloader firmware operations | 0.01     | -      | ms   |
| d    | PLL Lock time                  | 0.075    | 0.2    | ms   |
| е    | Bootloader firmware operations | 84       | -      | ms   |
| f    | One USART byte sending period  | 0.078125 | 7.5    | ms   |
| g    | Bootloader firmware operations | 0.009    | -      | ms   |
| Α    | Time = a + b + c + d + e       | 84.5872  | 87.214 | ms   |
| В    | Time = $(2 \times f) + g$      | 0.16525  | 15.009 | ms   |

Table 50. USART bootloader timings for STM32F40xxx/41xxx devices

| Time | Description                    | Min      | Max    | Unit |
|------|--------------------------------|----------|--------|------|
| а    | Reset temporization            | 0.5      | 3.0    | ms   |
| b    | HSI oscillator startup time    | 0.0022   | 0.004  | ms   |
| С    | Bootloader firmware operations | 0.01     | -      | ms   |
| d    | PLL Lock time                  | 0.075    | 0.2    | ms   |
| е    | Bootloader firmware operations | 84       | -      | ms   |
| f    | One USART byte sending period  | 0.078125 | 7.5    | ms   |
| g    | Bootloader firmware operations | 0.009    | -      | ms   |
| Α    | Time = $a + b + c + d + e$     | 84.5872  | 87.214 | ms   |
| В    | Time = $(2 \times f) + g$      | 0.16525  | 15.009 | ms   |

Table 51. USART bootloader timings for STM32F051xx devices

| Time      | Description                    | Min      | Max     | Unit |
|-----------|--------------------------------|----------|---------|------|
| а         | Reset Temporization            | 1.5      | 4.5     | ms   |
| b         | HSI oscillator startup time    | 0.001    | 0.002   | ms   |
| c + d + e | Bootloader firmware operations | 0.111    |         | ms   |
| f         | One USART byte sending period  | 0.078125 | 7.5     | ms   |
| g         | Bootloader firmware operations | 0.0095   |         | ms   |
| А         | Time = a + b + c + d + e       | 1.612    | 4.613   | ms   |
| В         | Time = (2 x f) + g             | 0.16575  | 15.0095 | ms   |

Table 52. USART bootloader timings for medium-density plus devices

| Time | Description                       | Min      | Max     | Unit |
|------|-----------------------------------|----------|---------|------|
| а    | Reset Temporization               | 0.4      | 1.6     | ms   |
| b    | MSI oscillator stabilization time | 0.07     | 0.07    | ms   |
| С    | Bootloader firmware operations    | 0.0558   | -       | ms   |
| d    | HSI oscillator startup time       | 0.0037   | 0.006   | ms   |
| е    | Bootloader firmware operations    | 0.157    | -       | ms   |
| f    | One USART byte sending period     | 0.078125 | 7.5     | ms   |
| g    | Bootloader firmware operations    | 0.0078   | -       | ms   |
| А    | Time = a + b + c + d + e          | 0.6865   | 1.8888  | ms   |
| В    | Time = (2 x f) + g                | 0.16405  | 15.0078 | ms   |

577

Table 53. USART bootloader timings for STM32F050xx devices

| Time      | Description                    | Min      | Max     | Unit |
|-----------|--------------------------------|----------|---------|------|
| а         | Reset Temporization            | 1.5      | 4.5     | ms   |
| b         | HSI oscillator startup time    | 0.001    | 0.002   | ms   |
| c + d + e | Bootloader firmware operations | 0.09     | -       | ms   |
| f         | One USART byte sending period  | 0.078125 | 7.5     | ms   |
| g         | Bootloader firmware operations | 0.0064   | -       | ms   |
| Α         | Time = a + b + c + d + e       | 1.591    | 4.592   | ms   |
| В         | Time = (2 x f) + g             | 0.16265  | 15.0064 | ms   |

Table 54. USART bootloader timings for STM32F37xxx devices

| Time                 | Description                    | Min      | Max     | Unit |
|----------------------|--------------------------------|----------|---------|------|
| а                    | Reset Temporization            | 1.5      | 4.5     | ms   |
| b                    | HSI oscillator startup time    | 0.001    | 0.002   | ms   |
| С                    | Bootloader firmware operations | 0.015    | -       | ms   |
| d                    | PLL Lock time                  | 0.2      | 0.2     | ms   |
| е                    | Bootloader firmware operations | 43.2     | -       | ms   |
| c + d <sup>(1)</sup> | Bootloader firmware operations | -        | -       | ms   |
| f                    | One USART byte sending period  | 0.078125 | 7.5     | ms   |
| g                    | Bootloader firmware operations | 0.00245  | -       | ms   |
| А                    | Time = a + b + c + d + e       | 44.916   | 47.917  | ms   |
| В                    | Time = $(2 \times f) + g$      | 0.1587   | 15.0025 | ms   |

<sup>1.</sup> This Timing replace «d» and «e» timing when external clock (HSE) is not present.

Table 55. USART bootloader timings for STM32F30xxx devices

| Time                 | Description                    | Min      | Max     | Unit |
|----------------------|--------------------------------|----------|---------|------|
| а                    | Reset Temporization            | 1.5      | 4.5     | ms   |
| b                    | HSI oscillator startup time    | 0.001    | 0.002   | ms   |
| С                    | Bootloader firmware operations | 0.6      | -       | ms   |
| d                    | PLL Lock time                  | 0.2      | 0.2     | ms   |
| е                    | Bootloader firmware operations | 41       | -       | ms   |
| c + d <sup>(1)</sup> | Bootloader firmware operations | -        | 1       | ms   |
| f                    | One USART byte sending period  | 0.078125 | 7.5     | ms   |
| g                    | Bootloader firmware operations | 0.0022   |         | ms   |
| Α                    | Time = $a + b + c + d + e$     | 43.301   | 46.302  | ms   |
| В                    | Time = (2 x f) + g             | 0.15845  | 15.0022 | ms   |

<sup>1.</sup> This Timing replace «d» and «e» timing when external clock (HSE) is not present.

Table 56. USART bootloader timings for STM32F38xxx devices

| Time      | Description                    | Min     | Max     | Unit |
|-----------|--------------------------------|---------|---------|------|
| а         | Reset Temporization            | 1.5     | 4.5     | ms   |
| b         | HSI oscillator startup time    | 0.001   | 0.002   | ms   |
| c + d + e | Bootloader firmware operations | 0.041   |         | ms   |
| f         | One USART byte sending period  | 0.15625 | 7.5     | ms   |
| g         | Bootloader firmware operations | 0.0099  |         | ms   |
| Α         | Time = a + b + c + d + e       | 1.542   | 4.543   | ms   |
| В         | Time = (2 x f) + g             | 0.3224  | 15.0099 | ms   |

Table 57. USART bootloader timings for STM32F31xxx devices

| Time      | Description                    | Min     | Max     | Unit |
|-----------|--------------------------------|---------|---------|------|
| а         | Reset Temporization            | 1.5     | 4.5     | ms   |
| b         | HSI oscillator startup time    | 0.001   | 0.002   | ms   |
| c + d + e | Bootloader firmware operations | 0.0401  |         | ms   |
| f         | One USART byte sending period  | 0.15625 | 7.5     | ms   |
| g         | Bootloader firmware operations | 0.0095  |         | ms   |
| А         | Time = a + b + c + d + e       | 1.5411  | 4.5421  | ms   |
| В         | $Time = (2 \times f) + g$      | 0.322   | 15.0095 | ms   |

Time Min Unit Description Max 0.5 3.0 Reset temporization а ms 0.0022 0.004 h HSI oscillator startup time ms С Bootloader firmware operations 0.0089 ms d PLL Lock time 0.075 0.2 е Bootloader firmware operations 81.047 ms f One USART byte sending period 0.078125 7.5 ms 0.0058 Bootloader firmware operations g ms Α Time = a + b + c + d + e81.6331 84.2599 ms В 0.16205 15.0058 Time = (2 x f) + gms

Table 58. USART bootloader timings for STM32F427xx and STM32F437xx devices

## 20.2 USB bootloader timing characteristics

The main timings that need to be considered for host operations when using the USB bootloader are the following:

#### Timing A

After bootloader reset, this timing corresponds to the time during which the host waits before starting the connection sequence with the device. It is similar to the USART connection timeout described in *Section 20.1*. It will be referred to as **A** throughout this section.

#### Timing B

When the connection sequence has started, this timing corresponds to the time required by the device to establish a correct connection with the host (meaning that the bootloader is ready to receive and execute host commands). This timing includes enumerations and DFU components configuration (e.g. internal Flash memory). This timing will be referred to as **B** throughout this section.

For connectivity line devices, if the external HSE crystal frequency is different from 25 MHz (14.7456 MHz or 8 MHz), the device performs several unsuccessful enumerations (with connect – disconnect sequences) before being able to establish a correct connection with the host. This is due to the HSE automatic detection mechanism based on SOF detection.

A and B timings are composed of different sub-timings as described in *Figure 18*. Refer to *Table 43*, *Table 44*, *Table 45*, *Table 46*, *Table 47*, *Table 48*, *Table 49*, *Table 50*, and *Table 51* for the values of timing A (identical to USART bootloader), and to *Table 59*, *Table 60*, *Table 61*, and *Table 62* for the values of timing B.

Note:

For USB interface, only minimum timings are provided since the connection timing depends on environment and host configuration (number of nodes (hubs), host speed, traffic on the USB bus, host loading ...).



Figure 18. USB bootloader timing waveforms

Table 59. USB minimum timings for connectivity line devices

| Time | Description                    | 25MHz   | 14.7456MHz | 8MHz        | Unit |
|------|--------------------------------|---------|------------|-------------|------|
| а    | Reset temporization            | 1       | 1          | 1           | ms   |
| b    | HSI oscillator startup time    | 0.001   | 0.001      | 0.001       | ms   |
| С    | Bootloader firmware operations | 0.025   | 0.025      | 0.025       | ms   |
| d    | PLL Lock time                  | 0.35    | 0.35       | 0.35        | ms   |
| е    | Bootloader firmware operations | 523     | 523        | 523         | ms   |
| А    | Time = $a + b + c + d + e$     | 524.376 | 524.376    | 524.3<br>76 | ms   |
| В    | Connection establishment       | 460     | 4500       | 13700       | ms   |

Table 60. USB minimum timings for high-density ultralow power devices

| Time | Description                       | Min    | Unit |
|------|-----------------------------------|--------|------|
| а    | Reset Temporization               | 0.4    | ms   |
| b    | MSI oscillator stabilization time | 0.07   | ms   |
| С    | Bootloader firmware operations    | 0.058  | ms   |
| d    | HSI oscillator startup time       | 0.0037 | ms   |
| е    | Bootloader firmware operations    | 0.174  | ms   |
| А    | Time = $a + b + c + d + e$        | 0.7057 | ms   |
| В    | Connection establishment          | 849    | ms   |

Table 61. USB minimum timings for STM32F2xxxx devices

| Time | Description                    | Min     | Unit |
|------|--------------------------------|---------|------|
| а    | Reset temporization            | 0.5     | ms   |
| b    | HSI oscillator startup time    | 0.0022  | ms   |
| С    | Bootloader firmware operations | 0.01    | ms   |
| d    | PLL Lock time                  | 0.075   | ms   |
| е    | Bootloader firmware operations | 84      | ms   |
| Α    | Time = a + b + c + d + e       | 84.5872 | ms   |
| В    | Connection establishment       | 54      | ms   |

Table 62. USB minimum timings for STM32F40xxx/41xxx devices

| Time | Description                    | Min     | Unit |
|------|--------------------------------|---------|------|
| а    | Reset temporization            | 0.5     | ms   |
| b    | HSI oscillator startup time    | 0.0022  | ms   |
| С    | Bootloader firmware operations | 0.01    | ms   |
| d    | PLL Lock time                  | 0.075   | ms   |
| е    | Bootloader firmware operations | 84      | ms   |
| А    | Time = a + b + c + d + e       | 84.5872 | ms   |
| В    | Connection establishment       | 54      | ms   |

Table 63. USB minimum timings for medium-density plus devices

| Time | Description                              | Min | Unit |
|------|------------------------------------------|-----|------|
| а    | Reset temporization                      | ms  |      |
| b    | MSI oscillator stabilization time 0.07 n |     | ms   |
| С    | Bootloader firmware operations 0.0558    |     | ms   |
| d    | HSI oscillator startup time 0.0037       |     | ms   |
| е    | Bootloader firmware operations 0.157 m   |     | ms   |
| А    | Time = $a + b + c + d + e$ 0.6865 ms     |     | ms   |
| В    | Connection establishment 849 m           |     | ms   |

Table 64. USB minimum timings for STM32F37xxx devices

| Time     | Description                                         | Min | Unit |
|----------|-----------------------------------------------------|-----|------|
| а        | Reset temporization                                 | ms  |      |
| b        | HSI oscillator startup time 0.001                   |     | ms   |
| С        | Bootloader firmware operations 0.015                |     | ms   |
| d        | PLL Lock time 0.2                                   |     | ms   |
| c + d(1) | Bootloader firmware operations (if HSE not present) |     |      |
| е        | Bootloader firmware operations 43.2                 |     | ms   |
| Α        | Time = $a + b + c + d + e$ 44.916 r                 |     | ms   |
| В        | Connection establishment 560 ms                     |     | ms   |

Table 65. USB minimum timings for STM32F30xxx devices

| Time | Description                          | Min | Unit |
|------|--------------------------------------|-----|------|
| а    | Reset temporization                  | ms  |      |
| b    | HSI oscillator startup time 0.001 r  |     | ms   |
| С    | Bootloader firmware operations 0.6   |     | ms   |
| d    | PLL Lock time 0.2                    |     | ms   |
| е    | Bootloader firmware operations 41 m  |     | ms   |
| А    | Time = $a + b + c + d + e$ 43.301 ms |     | ms   |
| В    | Connection establishment 620 m       |     | ms   |

Table 66. USB minimum timings for STM32F427xx/437xx devices

| Time | Description                           | Min   | Unit |
|------|---------------------------------------|-------|------|
| а    | Reset temporization                   | 0.5   | ms   |
| b    | HSI oscillator startup time 0.0022 n  |       | ms   |
| С    | Bootloader firmware operations 0.0089 |       | ms   |
| d    | PLL Lock time                         | 0.075 | ms   |
| е    | Bootloader firmware operations 81.047 |       | ms   |
| А    | Time = $a + b + c + d + e$ 81.6331 m  |       | ms   |
| В    | Connection establishment 773.13 m     |       | ms   |

For the STM32F2xxxx, STM32F40xxx/41xxx and STM32F427xx/437xx devices bootloader, the timing values are independent from the HSE crystal frequency. The detection of the HSE crystal frequency value is performed through period measurement using TIM11 timer and HSI internal oscillator.

## 20.3 I2C bootloader timing characteristics

For the I2C bootloader, there are two main timings that need to be determined:

- After bootloader device reset, how much time host should wait before starting connection sequence with the device. This timing will be referred to as A through this section.
- After sending the device address, how much time is needed for the device to be ready
  to receive remaining data after detecting the start condition. This timing includes the
  period of line stretching between acknowledgement and the reception of the first data
  on I2C line. This timing will be referred to as B through this section.

Each of these two timings (A and B) is composed of different sub-timings as described in figure:



Figure 19. I2C bootloader timing waveforms

Note:

For I2C communication, a timeout mechanism is implemented and it must be respected to execute bootloader commands correctly. This timeout is implemented between two I2C frame in the same command (eg: for Write memory command a timeout is inserted between command sending frame and address memory sending frame). Also the same timeout period is inserted between two successive data reception or transmission in the same I2C frame. If the timeout period is elapsed a system reset is generated to avoid bootloader crash. Please refer to the following tables to get the I2C timeout value of each product.

In erase memory command and read-out unprotect command, the duration of page erasing should be taken into consideration when implementing the host side. After sending the code of pages to be erased, the host should wait until the bootloader device performs page erasing to complete the remaining steps of erase command.

Table 67. I2C minimum timings for STM32F38xxx devices

| Time | Description                               | Min    | Unit |  |  |
|------|-------------------------------------------|--------|------|--|--|
| а    | Reset temporization 1.5                   |        |      |  |  |
| b    | HSI oscillator startup time 0.001         |        | ms   |  |  |
| С    | Bootloader firmware operations 0.041      |        | ms   |  |  |
| d    | Start condition + one byte sending 0.0225 |        | ms   |  |  |
| е    | Duration of I2C line stretching           | 0.0055 | ms   |  |  |
| Α    | Time = a + b + c 1.542                    |        | ms   |  |  |
| В    | Time = d + e 0.028 ms                     |        | ms   |  |  |
| -    | I2C Timeout                               | 10     | ms   |  |  |

Table 68. I2C minimum timings for STM32F31xxx devices

| Time | Description                               | Min    | Unit |
|------|-------------------------------------------|--------|------|
| а    | Reset temporization                       | 1.5    | ms   |
| b    | HSI oscillator startup time 0.001         |        | ms   |
| С    | Bootloader firmware operations 0.0401     |        | ms   |
| d    | Start condition + one byte sending 0.0225 |        | ms   |
| е    | Duration of I2C line stretching           | 0.0054 | ms   |
| А    | Time = a + b + c 1.5411 r                 |        | ms   |
| В    | Time = d + e 0.0279 m:                    |        | ms   |
| -    | I2C Timeout                               | 10     | ms   |

AN2606 Revision history

# 21 Revision history

Table 69. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Oct-2007 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 22-Jan-2008 | 2        | All STM32 in production (rev. B and rev. Z) include the bootloader described in this application note.  Modified: Section 3.1: Bootloader activation and Section 1.4: Bootloader code sequence.  Added: Section 1.3: Hardware requirements, Section 1.5: Choosing the USART baud rate, Section 1.6: Using the bootloader and Section 3.2: Exiting System memory boot mode.  Note 2 linked to Get, Get Version & Read Protection Status and Get ID commands in Table 3: Bootloader commands, Note 3 added.  Notion of "permanent" (Permanent Write Unprotect/Readout Protect/Unprotect) removed from document. Small text changes.  Bootloader version upgraded to 2.0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 26-May-2008 | 3        | Small text changes. RAM and System memory added to Table: The system clock is derived from the embedded internal high-speed RC, no external quartz is required for the bootloader code  Section 1.6: Using the bootloader on page 8 removed.  Erase modified, Note 3 modified and Note 1 added in Table 3: Bootloader commands on page 9.  Byte 3: on page 11 modified.  Byte 2: on page 13 modified.  Byte 2:, Bytes 3-4: and Byte 5: on page 15 modified, Note 3 modified.  Byte 8: on page 18 modified.  Notes added to Section 2.5: Go command on page 18.  Figure 11: Go command: device side on page 20 modified.  Note added in Section 2.6: Write Memory command on page 21.  Byte 8: on page 24 modified.  Figure 14: Erase Memory command: host side and Figure 15: Erase Memory command: device side modified.  Byte 3: on page 26 modified.  Table 3: Bootloader commands on page 9.  Note modified and note added in Section 2.8: Write Protect command on page 27.  Figure 16: Write Protect command: host side, Figure 17: Write Protect command: device side, Figure 19: Write Unprotect command: device side, Figure 21: Readout Protect command: device side modified. |
| 29-Jan-2009 | 4        | This application note also applies to the STM32F102xx microcontrollers. Bootloader version updated to V2.2 (see <i>Table 4: Bootloader versions</i> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Revision history AN2606

Table 69. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Nov-2009 | 5        | IWDG added to Table: The system clock is derived from the embedded internal high-speed RC, no external quartz is required for the bootloader code Note added.  BL changed bootloader in the entire document.  Go command description modified in Table: The system clock is derived from the embedded internal high-speed RC, no external quartz is required for the bootloader code  Number of bytes awaited by the bootloader corrected in Section 2.4: Read Memory command.  Note modified below Figure 10: Go command: host side.  Note removed in Section 2.5: Go command and note added.  Start RAM address specified and note added in Section 2.6: Write Memory command. All options are erased when a Write Memory command is issued to the Option byte area.  Figure 11: Go command: device side modified.  Figure 13: Write Memory command: device side modified.  Note added and bytes 3 and 4 sent by the host modified in Section 2.7: Erase Memory command.  Note added to Section 2.8: Write Protect command. |
| 09-Mar-2010 | 6        | Application note restructured. Value line and connectivity line device bootloader added (Replaces AN2662).  Introduction changed. Glossary added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20-Apr-2010 | 7        | Related documents: added XL-density line datasheets and programming manual.  Glossary: added XL-density line devices.  Table 3: added information for XL-density line devices.  Section 4.1: Bootloader configuration: updated first sentence.  Section 5.1: Bootloader configuration: updated first sentence.  Added Section 6: STM32F101xx and STM32F103xx XL-density device bootloader.  Table 42: added information for XL-density line devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 08-Oct-2010 | 8        | Added information for high-density value line devices in <i>Table 3</i> and <i>Table 42</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14-Oct-2010 | 9        | Removed references to obsolete devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 26-Nov-2010 | 10       | Added information on ultralow power devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13-Apr-2011 | 11       | Added information related to STM32F205/215xx and STM32F207/217xx devices. Added Section 20: Bootloader timing characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 06-Jun-2011 | 12       | Updated:  - Table 12: STM32L15xxx medium-density bootloader versions  - Table 16: STM32F2xxxx configuration in System memory boot mode  - Table 18: STM32F2xxxx bootloader V2.x versions  - Table 21: STM32F2xxxx bootloader V3.x versions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

AN2606 Revision history

Table 69. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-Nov-2011 | 13       | Added information related to STM32F405/415xx and STM32F407/417xx bootloader, and STM32F105xx/107xx bootloader V2.1.  Added value line devices in Section 4: STM32F100xx, STM32F101xx, STM32F102xx, STM32F103xx medium-density and high-density value line bootloader title and overview.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 30-Jul-2012 | 14       | Added information related to STM32F051x6/STM32F051x8 and to High-density ultralow power STM32L151xx, STM32L152xx bootloader.  Added case of BOOT1 bit in Section 3.1: Bootloader activation.  Updated Connectivity line, High-density ultralow power line, STM32F2xx and STM32F4xx in Table 3: Embedded bootloaders.  Added bootloader version V2.2 in Table 7: STM32F105xx and STM32F107xx bootloader versions.  Added bootloader V2.2 in Section 5.4.1: How to identify STM32F105xx/107xx bootloader versions.  Added note related to DFU interface below Table 14: STM32L1xxxx high-density configuration in System memory boot mode. Added V4.2 bootloader know limitations and updated description, and added V4.5 bootloader in Table 15: STM32L1xxxx high-density bootloader versions.  Added note related to DFU interface below Table 19: STM32F2xxxx configuration in System memory boot mode. Added V3.2 bootloader know limitations, and added V3.3 bootloader in Table 21: STM32F2xxxx bootloader V3.x versions. Updated STM32F2xx and STM32F4xx system memory end address in Table 22: STM32F40xxx/41xxx configuration in System memory boot mode. Added note related to DFU interface below Table 22: STM32F40xxx/41xxx configuration in System memory boot mode. Added v3.0 bootloader know limitations, and added V3.1 bootloader in Table 24: STM32F40xxx/41xxx bootloader version.  Added bootloader V2.1 know limitations in Table 26: STM32F051xx bootloader versions.  Updated STM32F051x6/x8 system memory end address in Table 42: Bootloader device-dependent parameters.  Added Table 48: USART bootloader timings for high-density ultralow power devices, and Table 51: USART bootloader timings for STM32F051xx devices.  Added Table 60: USB minimum timings for high-density ultralow power devices. |

Revision history AN2606

Table 69. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24-Jan-2013 | 15       | Updated generic product names throughout the document (see Glossary).  Added the following new sections:  — Section 12: STM32L151xx and STM32L152xx medium-density plus ultralow power device bootloader.  — Section 13: STM32F050x4 and STM32F050x6 device bootloader.  — Section 14: STM32F372xx and STM32F373xx device bootloader.  — Section 15: STM32F302xx and STM32F303xx device bootloader.  — Section 16: STM32F383xx device bootloader.  — Section 17: STM32F313xx device bootloader.  — Section 18: STM32F427xx and STM32F437xx device bootloader.  — Section 20.3: I2C bootloader timing characteristics.  Updated Section 1: Related documents and Section 2: Glossary.  Added Table 52 to Table 58 (USART bootloader timings).  Replaced Figure 1 to Figure 9, and Figures 12, 13 and 19.  Modified Tables 3, 4, 9, 11, 16, 21, 22, 24 to 27, 29, 31, 33, 35, 37, 39 and 42.  Removed "X = 6: one USART is used" in Section 3.3: Bootloader identification.  Replaced address 0x1FFFF 8002 with address 0x1FFF F802 in Section 11.1: Bootloader configuration.  Modified procedure related to execution of the bootloader code in Note: on page 26, in Section 6.3: Bootloader hardware requirements and in Section 8.3: Bootloader hardware requirements. |
| 06-Feb-2013 | 16       | Added information related to I <sup>2</sup> C throughout the document.  Streamlined Table 1: Applicable products and Section 1: Related documents.  Modified Table 3: Embedded bootloaders as follows:  Replaced "V6.0" with "V1.0"  Replaced "0x1FFF7A6" with "0x1FFF796" in row STM32F31xx  Replaced "0x1FFF7FA6" with "0x1FFFF7A6" in row STM32F051xx  Updated figures 1, 4 and 5.  Added Note: in Glossary and Note: in Section 3.1: Bootloader activation.  ./                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

AN2606 Revision history

Table 69. Document revision history (continued)

| Revision     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision  16 | (Continued)  Replaced:  - "1.62 V" with "1.8 V" in tables 16, 17, 19, 20, 22, 23, 39 and 40  - "5 Kbytes" with "4 Kbytes" in row RAM of Table 35  - "127 pages (2 KB each)" with "4 KB (2 pages of 2 KB each)" in rows F3 of Table 42  - "The bootloader ID is programmed in the last two bytes of the device system memory" with "The bootloader ID is programmed in the last byte address - 1 of the device system memory" in Section 3.3: Bootloader identification.  - "STM32F2xxxx devices revision Y" by "STM32F2xxxx devices |
|              | revision X and Y" in Section 9: STM32F205/215xx and STM32F207/217xx bootloader  - "Voltage Range 2" with "Voltage Range 1" in tables 11, 14 and 26.                                                                                                                                                                                                                                                                                                                                                                                 |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

